02.10.2012 Views

ug585-Zynq-7000-TRM

ug585-Zynq-7000-TRM

ug585-Zynq-7000-TRM

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

B.30 SPI Controller (SPI)<br />

Module Name SPI Controller (SPI)<br />

Software Name XSPIPS<br />

Base Address 0xE0006000 spi0<br />

0xE000<strong>7000</strong> spi1<br />

Description Serial Peripheral Interface<br />

Instance no. 0.<br />

Version 1.0<br />

Doc Version 1.2<br />

Vendor Info Cadence UART<br />

Register Summary<br />

Register Name Address Width Type Reset Value Description<br />

Config_reg0 0x00000000 32 mixed 0x00020000 SPI configuration register<br />

Register (SPI) Config_reg0<br />

Appendix B: Register Details<br />

Intr_status_reg0 0x00000004 32 ro 0x00000004 SPI interrupt status register<br />

Intrpt_en_reg0 0x00000008 32 mixed 0x00000000 Interrupt Enable register<br />

Intrpt_dis_reg0 0x0000000C 32 mixed 0x00000000 Interrupt disable register<br />

Intrpt_mask_reg0 0x00000010 32 ro 0x00000000 Interrupt mask register<br />

En_reg0 0x00000014 32 mixed 0x00000000 SPI_Enable Register<br />

Delay_reg0 0x00000018 32 rw 0x00000000 Delay Register<br />

Tx_data_reg0 0x0000001C 32 wo 0x00000000 Transmit Data Register<br />

Rx_data_reg0 0x00000020 32 ro 0x00000000 Receive Data Register<br />

Slave_Idle_count_reg0 0x00000024 32 mixed 0x000000FF Slave Idle Count Register<br />

TX_thres_reg0 0x00000028 32 rw 0x00000001 TX_FIFO Threshold Register<br />

RX_thres_reg0 0x0000002C 32 rw 0x00000001 RX FIFO Threshold Register<br />

Mod_id_reg0 0x000000FC 32 ro 0x00090106 Module ID register<br />

Name Config_reg0<br />

Software Name CR<br />

Relative Address 0x00000000<br />

<strong>Zynq</strong>‐<strong>7000</strong> EPP Technical Reference Manual www.xilinx.com 1570<br />

UG585 (v1.2) August 8, 2012

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!