10.07.2015 Views

Download - Intel

Download - Intel

Download - Intel

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

19.3.3.23SLTCON2: PCI Express Slot Control 2 Register ............................ 28719.3.3.24SLTSTS2: PCI Express Slot Status 2 Register .............................. 28719.4 IOxAPIC Controller........................................................................................... 28819.4.1 PCICMD: PCI Command Register (Dev #19) .............................................28819.4.2 PCISTS: PCI Status Register (Dev #19) ................................................... 29019.4.3 MBAR: IOxAPIC Base Address Register .................................................... 29219.4.4 ABAR: I/OxAPIC Alternate BAR ............................................................... 29319.4.5 PMCAP: Power Management Capabilities Register...................................... 29319.4.6 PMCSR: Power Management Control and Status Register............................ 29419.4.7 RDINDEX: Alternate Index to read Indirect I/OxAPIC Registers ...................29519.4.8 RDWINDOW: Alternate Window to read Indirect I/OxAPIC Registers ............29619.4.9 IOAPICTETPC: IOxAPIC Table Entry Target Programmable Control............... 29619.4.10MBAR: IOxAPIC Base Address Register .................................................... 29719.4.11ABAR: I/OxAPIC Alternate BAR ............................................................... 29819.4.12PMCAP: Power Management Capabilities Register ...................................... 29819.4.13PMCSR: Power Management Control and Status Register............................29919.4.14RDINDEX: Alternate Index to read Indirect I/OxAPIC Registers ................... 30119.4.15RDWINDOW: Alternate Window to read Indirect I/OxAPIC Registers ............ 30119.4.16IOAPICTETPC: IOxAPIC Table Entry Target Programmable Control...............30119.4.17I/OxAPIC Memory Mapped Registers ....................................................... 30219.4.18Index Register......................................................................................30319.4.19Window Register................................................................................... 30319.4.20PAR Register ........................................................................................30419.4.21EOI Register ........................................................................................30419.4.22APICID ................................................................................................30519.4.23Version ............................................................................................... 30519.4.24ARBID................................................................................................. 30519.4.25BCFG ..................................................................................................30619.4.26RTL[0:23]: Redirection Table Low DWORD ...............................................30619.4.27RTH[0:23]: Redirection Table High DWORD..............................................30719.5 <strong>Intel</strong>® VT, Address Mapping, System Management, Device Hide, Misc ....................30819.5.1 GENPROTRANGE0.BASE: Generic Protected Memory Range 0Base Address Register ...........................................................................31019.5.2 GENPROTRANGE0.LIMIT: Generic Protected Memory Range 0Limit Address Register...........................................................................31019.5.3 IOHMISCCTRL: IOH MISC Control Register ............................................... 31019.5.4 IOHMISCSS: IOH MISC Status................................................................ 31219.5.5 DUALIOAPIC.ABAR.BASE: Dual IOH I/OxAPIC ABAR Range Base .................31319.5.6 DUALIOAPIC.ABAR.LIMIT: Dual IOH I/OxAPIC ABAR Range Limit ................31419.5.7 IOH System Management Registers......................................................... 31419.5.7.1 TSEGCTRL: TSeg Control Register .............................................31419.5.7.2 GENPROTRANGE.BASE1: Generic Protected MemoryRange 1 Base Address Register ................................................. 31519.5.7.3 GENPROTRANGE1.LIMIT: Generic Protected MemoryRange 1 Limit Address Register ................................................. 31519.5.7.4 GENPROTRANGE2.BASE: Generic Protected MemoryRange 2 Base Address Register ................................................. 31619.5.7.5 GENPROTRANGE2.LIMIT: Generic Protected MemoryRange 2 Limit Address Register ................................................. 31619.5.7.6 TOLM: Top of Low Memory .......................................................31619.5.7.7 TOHM: Top of High Memory ......................................................31719.5.7.8 NCMEM.BASE: NCMEM Base .....................................................31719.5.7.9 NCMEM.LIMIT: NCMEM Limit..................................................... 31719.5.7.10DEVHIDE1: Device Hide 1 Register ............................................ 31819.5.7.11DEVHIDE2: Device Hide 2 Register ............................................ 32419.5.7.12IOHBUSNO: IOH Internal Bus Number ....................................... 32519.5.7.13LIO.BASE: Local I/O Base Register ............................................ 32519.5.7.14LIO.LIMIT: Local I/O Limit Register............................................ 32612 <strong>Intel</strong> ® 5520 Chipset and <strong>Intel</strong> ® 5500 Chipset Datasheet

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!