19.07.2014 Views

PIC24HJ64 Datasheet

PIC24HJ64 Datasheet

PIC24HJ64 Datasheet

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

PIC24HJ32GP302/304, <strong>PIC24HJ64</strong>GPX02/X04, AND PIC24HJ128GPX02/X04<br />

REGISTER 8-3:<br />

PLLFBD: PLL FEEDBACK DIVISOR REGISTER<br />

U-0 U-0 U-0 U-0 U-0 U-0 U-0 R/W-0<br />

— — — — — — — PLLDIV<br />

bit 15 bit 8<br />

R/W-0 R/W-0 R/W-1 R/W-1 R/W-0 R/W-0 R/W-0 R/W-0<br />

PLLDIV<br />

bit 7 bit 0<br />

Legend:<br />

R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’<br />

-n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown<br />

bit 15-9 Unimplemented: Read as ‘0’<br />

bit 8-0 PLLDIV: PLL Feedback Divisor bits (also denoted as ‘M’, PLL multiplier)<br />

000000000 = 2<br />

000000001 = 3<br />

000000010 = 4<br />

•<br />

•<br />

•<br />

000110000 = 50 (default)<br />

•<br />

•<br />

•<br />

111111111 = 513<br />

DS70293B-page 120 Preliminary © 2008 Microchip Technology Inc.

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!