19.07.2014 Views

PIC24HJ64 Datasheet

PIC24HJ64 Datasheet

PIC24HJ64 Datasheet

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

PIC24HJ32GP302/304, <strong>PIC24HJ64</strong>GPX02/X04, AND PIC24HJ128GPX02/X04<br />

REGISTER 17-2:<br />

UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)<br />

bit 3<br />

bit 2<br />

bit 1<br />

bit 0<br />

PERR: Parity Error Status bit (read-only)<br />

1 = Parity error has been detected for the current character (character at the top of the receive FIFO)<br />

0 = Parity error has not been detected<br />

FERR: Framing Error Status bit (read-only)<br />

1 = Framing error has been detected for the current character (character at the top of the receive<br />

FIFO)<br />

0 = Framing error has not been detected<br />

OERR: Receive Buffer Overrun Error Status bit (read/clear only)<br />

1 = Receive buffer has overflowed<br />

0 = Receive buffer has not overflowed. Clearing a previously set OERR bit (1 → 0 transition) resets<br />

the receiver buffer and the UxRSR to the empty state.<br />

URXDA: Receive Buffer Data Available bit (read-only)<br />

1 = Receive buffer has data, at least one more character can be read<br />

0 = Receive buffer is empty<br />

© 2008 Microchip Technology Inc. Preliminary DS70293B-page 185

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!