13.07.2015 Views

VFD-F (CURVE).cdr

VFD-F (CURVE).cdr

VFD-F (CURVE).cdr

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

<strong>VFD</strong>-F Series3.4 CHK (check sum)ASCII mode:LRC (Longitudinal Redundancy Check) is calculated by summing up, module 256,the values of the bytes from ADR1 to last data character then calculating thehexadecimal representation of the 2’s complement negation of the sum.For example, reading 1 word from address 0401H of the AC drive with address 01H.STX ‘:’ADR 1 ‘0’ADR 0 ‘1’CMD 1 ‘0’CMD 0 ‘3’Data starting ‘0’address ‘4’‘0’‘1’Number of data ‘0’‘0’‘0’‘1’LRC CHK 1 ‘F’LRC CHK 0 ‘6’END 1 CREND 0 LF01H+03H+04H+01H+00H+01H=0AH, 2’s complement of 0AH is F6H.RTU mode:RTU mode uses CRC (Cyclical Redundancy Check) detect value. CRC (CyclicalRedundancy Check) is calculated by the following steps:Step 1: Load a 16-bit register (called CRC register) with FFFFH.Step 2: Excusive OR the first 8-bit byte of the command message with the low orderbyte of the 16-bit CRC register, putting the result in the CRC register.Step 3: Examine the LSB of CRC register.Step 4: If the LSB of CRC register is 0, shift the CRC register one bit to the right withMSB zerofilling, then repeat step 3. If the LSB of CRC register is 1, shift theCRC register one bit to the right with MSB zerofilling, Exclusive OR the CRCregister with the polynomial value A001H, then repeat step 3.Step 5: Repeat step 3 and 4 until eight shifts have been performed. When this isdone, a complete 8-bit byte will have been processed.5-54DELTA ELECTRONICS, INC. ALL RIGHTS RESERVED

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!