03.08.2013 Views

MC9S12VR-Family - Data Sheet - Freescale Semiconductor

MC9S12VR-Family - Data Sheet - Freescale Semiconductor

MC9S12VR-Family - Data Sheet - Freescale Semiconductor

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

S12 Clock, Reset and Power Management Unit (S12CPMU_UHV)<br />

Figure 4-2 shows a block diagram of the XOSCLCP.<br />

Peak<br />

Detector<br />

EXTAL<br />

Gain Control<br />

Rf<br />

Clock<br />

Monitor<br />

VDD = 1.8 V<br />

Figure 4-2. XOSCLCP Block Diagram<br />

<strong>MC9S12VR</strong> <strong>Family</strong> Reference Manual, Rev. 2.8<br />

OSCCLK_LCP<br />

124 <strong>Freescale</strong> <strong>Semiconductor</strong><br />

VSS<br />

Quartz Crystals<br />

or<br />

Ceramic Resonators<br />

XTAL<br />

C1 C2<br />

VSS VSS<br />

monitor fail

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!