03.08.2013 Views

MC9S12VR-Family - Data Sheet - Freescale Semiconductor

MC9S12VR-Family - Data Sheet - Freescale Semiconductor

MC9S12VR-Family - Data Sheet - Freescale Semiconductor

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

<strong>MC9S12VR</strong> <strong>Family</strong> Reference Manual, Rev. 2.8<br />

S12 Clock, Reset and Power Management Unit (S12CPMU_UHV)<br />

4.3.2.5 S12CPMU_UHV Interrupt Enable Register (CPMUINT)<br />

This register enables S12CPMU_UHV interrupt requests.<br />

0x0038<br />

R<br />

W<br />

Read: Anytime<br />

Write: Anytime<br />

7 6 5 4 3 2 1 0<br />

RTIE<br />

0 0<br />

LOCKIE<br />

0 0<br />

OSCIE<br />

Reset 0 0 0 0 0 0 0 0<br />

= Unimplemented or Reserved<br />

Figure 4-8. S12CPMU_UHV Interrupt Enable Register (CPMUINT)<br />

Table 4-4. CPMUINT Field Descriptions<br />

Field Description<br />

7<br />

RTIE<br />

4<br />

LOCKIE<br />

1<br />

OSCIE<br />

Real Time Interrupt Enable Bit<br />

0 Interrupt requests from RTI are disabled.<br />

1 Interrupt will be requested whenever RTIF is set.<br />

PLL Lock Interrupt Enable Bit<br />

0 PLL LOCK interrupt requests are disabled.<br />

1 Interrupt will be requested whenever LOCKIF is set.<br />

Oscillator Corrupt Interrupt Enable Bit<br />

0 Oscillator Corrupt interrupt requests are disabled.<br />

1 Interrupt will be requested whenever OSCIF is set.<br />

<strong>Freescale</strong> <strong>Semiconductor</strong> 133<br />

0

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!