30.01.2015 Views

UM10211 - Standard ICs

UM10211 - Standard ICs

UM10211 - Standard ICs

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

NXP Semiconductors<br />

<strong>UM10211</strong><br />

Chapter 18: LPC2300 SD_MMC<br />

Table 388: Interrupt Mask registers (MCIMask0 - address 0xE008 C03C and MCIMask1 -<br />

address 0xE008 C040) bit description<br />

Bit Symbol Description Reset<br />

Value<br />

6 Mask6 Mask CmdRespEnd flag. 0<br />

7 Mask7 Mask CmdSent flag. 0<br />

8 Mask8 Mask DataEnd flag. 0<br />

9 Mask9 Mask StartBitErr flag. 0<br />

10 Mask10 Mask DataBlockEnd flag. 0<br />

11 Mask11 Mask CmdActive flag. 0<br />

12 Mask12 Mask TxActive flag. 0<br />

13 Mask13 Mask RxActive flag. 0<br />

14 Mask14 Mask TxFifoHalfEmpty flag. 0<br />

15 Mask15 Mask RxFifoHalfFull flag. 0<br />

16 Mask16 Mask TxFifoFull flag. 0<br />

17 Mask17 Mask RxFifoFull flag. 0<br />

18 Mask18 Mask TxFifoEmpty flag. 0<br />

19 Mask19 Mask RxFifoEmpty flag. 0<br />

20 Mask20 Mask TxDataAvlbl flag. 0<br />

21 Mask21 Mask RxDataAvlbl flag. 0<br />

31:22 - Reserved, user software should not write ones to reserved<br />

bits. The value read from a reserved bit is not defined.<br />

NA<br />

5.15 FIFO Counter Register (MCIFifoCnt - 0xE008 C048)<br />

The MCIFifoCnt register contains the remaining number of words to be written to or read<br />

from the FIFO. The FIFO counter loads the value from the data length register (see<br />

Section 18–5.9 “Data Length Register (MCIDataLength - 0xE008 C028)”) when the<br />

Enable bit is set in the data control register. If the data length is not word aligned (multiple<br />

of 4), the remaining 1 to 3 bytes are regarded as a word. Table 18–389 shows the bit<br />

assignment of the MCIFifoCnt register.<br />

Table 389: FIFO Counter register (MCIFifoCnt - address 0xE008 C048) bit description<br />

Bit Symbol Description Reset<br />

Value<br />

14:0 DataCount Remaining data 0x0000<br />

31:15 - Reserved, user software should not write ones to reserved bits.<br />

The value read from a reserved bit is not defined.<br />

NA<br />

5.16 Data FIFO Register (MCIFIFO - 0xE008 C080 to 0xE008 C0BC)<br />

The receive and transmit FIFOs can be read or written as 32 bit wide registers. The FIFOs<br />

contain 16 entries on 16 sequential addresses. This allows the microprocessor to use its<br />

load and store multiple operands to read/write to the FIFO. Table 18–390 shows the bit<br />

assignment of the MCIFIFO register.<br />

<strong>UM10211</strong>_1<br />

© NXP B.V. 2007. All rights reserved.<br />

User manual Rev. 01 — 27 March 2007 410 of 613

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!