28.11.2012 Views

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Staged Cascaded Inverter<br />

The Staged cascaded inverter based delay element has stages of inverters. The first stage<br />

has two inverters and the second stage has a single inverter. The first stage is called the input<br />

stage and the second stage the output stage. The output of the first stage of inverters controls the<br />

transistors of the next stage [15].<br />

The primary advantage of this design is that the short circuit power dissipated on the<br />

output stage when both the transistors are ON can be virtually eliminated by sizing the input<br />

transistors appropriately [15]. The sizing of the input transistors can ensure that the output<br />

PMOS is turned OFF before turning ON the output NMOS and vice versa. The input stage<br />

inverters primarily control the delay of the delay element. The range of delay that can be<br />

obtained with this delay element topology is minimal.<br />

Figure 6-10: Staged Cascaded Inverter<br />

88

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!