28.11.2012 Views

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Figure 8-6 shows the modified charge capacitor circuit as proposed by [31] which uses an<br />

injection capacitor Cinj. When Vdd ramps up, the input to the power-on-reset inverter becomes<br />

high because of the capacitive coupling through Cinj. Hence the power-on-reset output is held<br />

low. After a certain amount of delay (power-on-reset delay), the Ctiming capacitor gets charged<br />

through the PMOS pull-up path, which pulls the node connected to the Cinj to ground. This<br />

causes the power-on-reset ouput to reach Vdd. The delay is primarily controlled by the PMOS<br />

pull-up path and the value of the Ctiming capacitor.<br />

Figure 8-5: Power-on reset timing diagram<br />

Figure 8-6: Power-on reset circuit<br />

147

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!