28.11.2012 Views

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

i A PHYSICAL IMPLEMENTATION WITH CUSTOM LOW POWER ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

td1 is the delay in discharging node Q~ from Vdd to Vdd-Vtp. td2 is the delay in charging<br />

node Q from 0V to Vtn and δt is the regeneration time of the CMOS thyristor. The delay in<br />

discharging node Q~ from Vdd to Vdd-Vtp is determined by the capacitance at node Q~ and the<br />

value of the current source used for discharging. Using a current value of Ictrl the delay td1 is<br />

given by Equation 6-2.<br />

t<br />

C<br />

V<br />

1 tp<br />

d 1 Ictrl<br />

=<br />

Equation 6-2: Delay due to Control Current<br />

After discharging node Q~ to Vdd-Vtp ,transistor M3 as shown in Figure 6-13 turns on.<br />

As transistor M3 is in saturation when it turns on, the drain current Id1 is given by Equation 6-3.<br />

V<br />

I<br />

gs1<br />

d1<br />

= VQ<br />

~ -Vdd<br />

Ictrl<br />

t<br />

= Vtp<br />

+<br />

C1<br />

μpCox<br />

W<br />

= (V<br />

2 L<br />

μpCox<br />

W I<br />

=<br />

2 L<br />

gs1<br />

−V<br />

2 2<br />

ctrl t<br />

2<br />

C1<br />

Equation 6-3: Drain Current in CMOS Thyrsitor<br />

97<br />

tp<br />

)<br />

2

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!