14.11.2012 Views

2Gb: x4, x8, x16 DDR3 SDRAM - Micron

2Gb: x4, x8, x16 DDR3 SDRAM - Micron

2Gb: x4, x8, x16 DDR3 SDRAM - Micron

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

PDF: 09005aef826aaadc<br />

<strong>Micron</strong> Technology, Inc. reserves the right to change products or specifications without notice.<br />

<strong>2Gb</strong>_<strong>DDR3</strong>_<strong>SDRAM</strong>.pdf – Rev. P 2/12 EN 150 � 2006 <strong>Micron</strong> Technology, Inc. All rights reserved.<br />

Figure 60: MPR System Read Calibration with BL8: Fixed Burst Order, Back-to-Back Readout<br />

CK#<br />

CK<br />

T0 Ta Tb Tc0 Tc1 Tc2 Tc3 Tc4 Tc5 Tc6 Tc7 Tc8 Tc9 Tc10 Td<br />

PREA READ1 Command READ NOP NOP NOP NOP NOP NOP NOP NOP NOP MRS Valid<br />

1<br />

MRS<br />

Bank address 3 Valid Valid<br />

3<br />

A[1:0] 0 Valid<br />

2<br />

02 0<br />

A2 12 02 1 0<br />

A[9:3] 00 Valid Valid 00<br />

A10/AP 1<br />

0 Valid Valid 0<br />

A11 0 Valid Valid 0<br />

A12/BC# Valid1 0 Valid<br />

0<br />

A[15:13] 0 Valid Valid 0<br />

DQS, DQS#<br />

DQ<br />

t RP<br />

t MOD<br />

t CCD<br />

RL<br />

Notes: 1. READ with BL8 either by MRS or OTF.<br />

2. Memory controller must drive 0 on A[2:0].<br />

RL<br />

t MPRR<br />

Indicates break<br />

in time scale<br />

t MOD<br />

Don’t Care<br />

<strong>2Gb</strong>: <strong>x4</strong>, <strong>x8</strong>, <strong>x16</strong> <strong>DDR3</strong> <strong>SDRAM</strong><br />

Mode Register 3 (MR3)

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!