12.07.2015 Views

PXA3xx Design Guide - Marvell

PXA3xx Design Guide - Marvell

PXA3xx Design Guide - Marvell

SHOW MORE
SHOW LESS
  • No tags were found...

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

A<strong>Design</strong> ChecklistThis Appendix is a design-review checklist for systems using the <strong>PXA3xx</strong> processor family prior tolayout, during layout, during bring-up, and software optimization. It is a good idea to consult thissection if any problems occur while bringing up the <strong>PXA3xx</strong> processor family system for the firsttime. Each table within this section has a column reserved for reviewing designers to verify the lineitem has been checked.A.1 Schematic ChecklistTable 85 briefly describes requirements to add in schematics reviews. Refer to the various sectionswithin this <strong>Design</strong> <strong>Guide</strong> for more information about these requirements.Table 85:<strong>PXA3xx</strong> Processor Family Schematic Checklist Signal Name Category DetailsPower DomainsAll VCC powerdomainsAll power domainconnectionsVerify properdecouplingVerify connectionsCheck all VCC power domains for proper decoupling – both Bulkand Edge decoupling capacitors. Recommend using 0402, 1.0µF, X5R, low inductance, low ESR capacitors. See Section 2.2,Power Supply Decoupling RequirementsPower Distribution:• Verify each power domain gets proper power/voltage(including power-up sequencing)• Verify each chip (DDR, SRAM, FLASH, companion chips,etc.) has proper power/voltage• Analog sections may need their power filtered if usingcommon regulator• Check for maximum required current and total availablecurrent for each voltage railnBATT_FAULT Weak pull-up Add weak pull-up (50 KΩ) to nBATT_FAULTTest and Reset SignalsTEST Tie to GND Required on all systems during normal operation. Reserved forfactory testing.TESTCLK Tie to GND Required on all systems during normal operation. Reserved forfactory testing.nRESET_OUTClocks and PowerLevel shifter may berequiredDriven high at VCC_BBATT voltage level. Need to level-shiftdown to 1.8 V when used as reset on 1.8 V components.PXTAL_IN,PXTAL_OUT13 MHz crystal only No other discrete components required or recommended. Donot connect load capacitors from either signal to ground.Copyright © 2009 <strong>Marvell</strong>Doc. No. MV-S301368-00 Rev. AApril 6, 2009, Released Page 203

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!