17.05.2015 Views

TI486 Microprocessor - Al Kossow's Bitsavers

TI486 Microprocessor - Al Kossow's Bitsavers

TI486 Microprocessor - Al Kossow's Bitsavers

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Figures<br />

4-27 SUSP Initiated Suspend Mode ................................................. 4-51<br />

4-28 Halt Initiated Suspend Mode ................................................... 4-52<br />

4-29 Stopping CLK2 During Suspend Mode ... . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. 4-53<br />

5-1 Internal Pullup/Pulidown-IV Characteristic ........................................ 5-4<br />

5-2 <strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V Drive Level and Measurement Points for<br />

Switching Characteristics ................................................. 5-11<br />

5-3 <strong>TI486</strong>DLC/E Drive Level and Measurement Points for Switching Characteristics . . . . .. 5-12<br />

5-4 CLK2 Timing Measurement Points ............................................. 5-12<br />

5-5 RESET Setup and Hold Timing ................................................ 5-17<br />

5-6 <strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V Input Signal Setup and Hold Timing ................ 5-17<br />

5-7 <strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V Output Signal Valid Delay Timing .................. 5-18<br />

5-8 <strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V Data Write Cycle Valid Delay Timing ............... 5-18<br />

5-9 <strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V Data Write Cycle Hold Timing ..................... 5-18<br />

5-10 <strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V Output Signal Float Delay and<br />

HLDA Valid Delay Timing ................................................. 5-19<br />

5-11 <strong>TI486</strong>DLC/E and <strong>TI486</strong>DLC/E-V Input Signal Setup and Hold Timing .............. , 5-20<br />

5-12 <strong>TI486</strong>DLC/E and <strong>TI486</strong>DLC/E-V Output Signal Valid Delay Timing .................. 5-21<br />

5-13 <strong>TI486</strong>DLC/E and <strong>TI486</strong>DLC/E-V Data Write Cycle Valid Delay Timing ............... 5-21<br />

5-14 <strong>TI486</strong>DLC/E and <strong>TI486</strong>DLC/E-V Data Write Cycle Hold Timing ..................... 5-21<br />

5-15 <strong>TI486</strong>DLC/E Output Signal Float Delay and HLDA Valid Delay Timing. . . . . . . . . . . . . .. 5-22<br />

6-1 <strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V Pin Assignments ............. , ................... 6-4<br />

6-2 <strong>TI486</strong>DLC/E and <strong>TI486</strong>DLC/E-V Package Pins (Bottom View) ...................... 6-6<br />

6-3 <strong>TI486</strong>DLC/E and <strong>TI486</strong>DLC/E-V Package Pins (Top View) .......................... 6-7<br />

6-4 100-Pin Plastic Bumpered QFP Package Dimensions<br />

(<strong>TI486</strong>SLC/E and <strong>TI486</strong>SLC/E-V) ........................................... 6-9<br />

6-5 132-Pin PGA Package Dimensions (<strong>TI486</strong>DLC/E and <strong>TI486</strong>DLC/E-V) .............. 6-10<br />

7-1 General Instruction Format ..................................................... 7-4<br />

A-1 SMM Memory Space Header . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. A-5<br />

B-1 FLUSH Logic .. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. B-1<br />

B-2 FLUSH Logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. B-2<br />

xv

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!