09.01.2013 Views

AMD x86-64 Architecture Programmer's Manual, Volume 4, 128-Bit ...

AMD x86-64 Architecture Programmer's Manual, Volume 4, 128-Bit ...

AMD x86-64 Architecture Programmer's Manual, Volume 4, 128-Bit ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

<strong>AMD</strong><strong>64</strong> Technology 26568—Rev. 3.05—September 2003<br />

DIVSS Divide Scalar Single-Precision Floating-Point<br />

Divides the single-precision floating-point value in the low-order doubleword of the<br />

first source operand by the single-precision floating-point value in the low-order<br />

doubleword of the second source operand and writes the result in the low-order<br />

doubleword of the destination (first source). The three high-order doublewords of the<br />

destination are not modified. The first source/destination operand is an XMM register.<br />

The second source operand is another XMM register or <strong>128</strong>-bit memory location.<br />

Mnemonic Opcode Description<br />

DIVSS xmm1, xmm2/mem32 F3 0F 5E /r Divides low-order single-precision floating-point value in an XMM<br />

register by the low-order single-precision floating-point value in<br />

another XMM register or in a 32-bit memory location.<br />

Related Instructions<br />

DIVPD, DIVPS, DIVSD<br />

rFLAGS Affected<br />

None<br />

xmm1 xmm2/mem32<br />

127 32 31 0 127 32<br />

31 0<br />

divide<br />

110 DIVSS<br />

divss.eps

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!