09.01.2013 Views

AMD x86-64 Architecture Programmer's Manual, Volume 4, 128-Bit ...

AMD x86-64 Architecture Programmer's Manual, Volume 4, 128-Bit ...

AMD x86-64 Architecture Programmer's Manual, Volume 4, 128-Bit ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

<strong>AMD</strong><strong>64</strong> Technology 26568—Rev. 3.05—September 2003<br />

Table 1-4. Immediate-Byte Operand Encoding for PSHUFD<br />

Related Instructions<br />

PSHUFHW, PSHUFLW, PSHUFW<br />

rFLAGS Affected<br />

None<br />

MXCSR Flags Affected<br />

None<br />

Destination <strong>Bit</strong>s Filled<br />

Immediate-Byte<br />

<strong>Bit</strong> Field<br />

31–0 1–0<br />

63–32 3–2<br />

95–<strong>64</strong> 5–4<br />

127–96 7–6<br />

278 PSHUFD<br />

Value of <strong>Bit</strong> Field Source <strong>Bit</strong>s Moved<br />

0 31–0<br />

1 63–32<br />

2 95–<strong>64</strong><br />

3 127–96<br />

0 31–0<br />

1 63–32<br />

2 95–<strong>64</strong><br />

3 127–96<br />

0 31–0<br />

1 63–32<br />

2 95–<strong>64</strong><br />

3 127–96<br />

0 31–0<br />

1 63–32<br />

2 95–<strong>64</strong><br />

3 127–96

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!