27.03.2013 Views

Cisco Broadband Cable Command Reference Guide

Cisco Broadband Cable Command Reference Guide

Cisco Broadband Cable Command Reference Guide

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

show hardware pxf dma<br />

3-64<br />

The following example shows a typical display for the dma registers option:<br />

Router# show hardware pxf dma registers<br />

<strong>Cisco</strong> <strong>Broadband</strong> <strong>Cable</strong> <strong>Command</strong> <strong>Reference</strong> <strong>Guide</strong><br />

Chapter 3 <strong>Command</strong>s for the <strong>Cisco</strong> uBR10012 Router<br />

PXF DMA PCI Registers:<br />

Vendor and Device ID: 0x00001137<br />

<strong>Command</strong> and Status: 0x02A00147<br />

Revision ID and Class Code: 0x00000000<br />

Cache Latency and Header BIST: 0x00003010<br />

Base Address Registers:<br />

BAR0: 0x9C000000, BAR1: 0x00000000, BAR2: 0x00000000<br />

BAR3: 0x00000000, BAR4: 0x00000000, BAR5: 0x00000000<br />

CIS Pointer Register: 0x00000000<br />

Subsystem Vendor ID and Subsystem ID: 0x00000000<br />

Expansion ROM Base Address: 0x00000000<br />

Interrupt Grant Latency Register: 0x00000000<br />

PXF DMA General Purpose Registers:<br />

Soft Reset: 0x000000FF, Line Card Reset: 0x00000000<br />

PXF DMA Part Number: 0x08034101, PXF DMA Version 0x00000003<br />

Event1: 0x00000000, Halt Mask1: 0x6500FE00, Fault Mask1: 0x6400B400<br />

Event2: 0x00000008, Halt Mask2: 0x0000003F, Fault Mask2: 0x0000000C<br />

Event3: 0x00000000, Halt Mask3: 0x0000FFFF, Fault Mask3: 0x0000C1CF<br />

Debug Registers:<br />

Address: 0x000000CE, Out: 0x00001E11, Compare: 0x00000000<br />

FTBB Registers:<br />

Control1: 0xE0404060, Control2: 0x44444040, Control3: 0x00000040<br />

FBB Registers:<br />

Flow: 0x00000001<br />

Length Error: 0x00000000, Multi-SOP Error: 0x00000000<br />

CRC Error: 0x00000000, IPM Overrun Error: 0x00000000<br />

TTC Registers:<br />

Control: 0xFF000022, Pad1: 0xAAAAAAAA, Pad2: 0x00000000<br />

FTC Control: 0x00000070<br />

OQC Registers:<br />

Control: 0x000002D0, Priority: 0x00007C40, Status: 0x00000000<br />

SDRAM Registers:<br />

Control: 0x00272400, Status: 0x00000000<br />

ECC Override: 0x00000000, Error Address 0x00000000<br />

Window: 0x00000007, Timing: 0x000061A8<br />

To RP Registers:<br />

Descriptor Ring Base Address: 0x0B2A6CC0, Buffer Size: 0x00000200<br />

Descriptor Status: 0x00E00008, DMA Control: 0x00103E04<br />

Descriptor Word0: 0x08AA9740, Descriptor Word1 0x02000002<br />

From RP Registers:<br />

Descriptor Ring Base Address: 0x0B2A6F00<br />

Descriptor Status: 0x00D0000C, DMA Control: 0x01007E04<br />

Descriptor Word0: 0x00000000, Descriptor Word1: 0x00000000<br />

RP Debug Out: 0x00000000<br />

Debug Registers:<br />

FBB Rx Iron Bus Engine Debug Resource 04: 0x00000000<br />

FBB Rx Iron Bus Engine Debug Resource 06: 0x00000000<br />

FBB Rx Iron Bus Engine Debug Resource 07: 0x00000000<br />

FBB Rx Iron Bus Engine Debug Resource 11: 0x00000000<br />

FBB Rx Iron Bus Engine Debug Resource 12: 0x00000000<br />

FBB Rx Iron Bus Engine Debug Resource 13: 0x00000000<br />

FBB Rx Iron Bus Engine Debug Resource 14: 0x00000000<br />

FBB Rx Iron Bus Engine Debug Resource 15: 0x00000000<br />

OQC Output <strong>Command</strong> Queue 03 Debug Data: 0x00001040, qN_entry_cnt[5:0]: 0<br />

OQC Output <strong>Command</strong> Queue 05 Debug Data: 0x00001040, qN_entry_cnt[5:0]: 0<br />

OQC Output <strong>Command</strong> Queue 06 Debug Data: 0x00001040, qN_entry_cnt[5:0]: 0<br />

OQC Output <strong>Command</strong> Queue 10 Debug Data: 0x00001040, qN_entry_cnt[5:0]: 0<br />

OQC Output <strong>Command</strong> Queue 11 Debug Data: 0x00001040, qN_entry_cnt[5:0]: 0<br />

OQC Output <strong>Command</strong> Queue 12 Debug Data: 0x00001040, qN_entry_cnt[5:0]: 0<br />

OQC Output <strong>Command</strong> Queue 13 Debug Data: 0x00001040, qN_entry_cnt[5:0]: 0<br />

OL-1581-05

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!