20.06.2013 Views

Xilinx UG194 Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC ...

Xilinx UG194 Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC ...

Xilinx UG194 Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Chapter 5: MDIO Interface<br />

Table 5-25: SGMII Vendor Specific Register: Loopback Control Register (Register 17)<br />

Bit(s) Name Description Type Default Value<br />

17.15:1 Reserved Always returns 0s. Returns 0s 000000000000000<br />

17.0 Loopback<br />

Position<br />

0 = Loopback (when enabled) occurs in<br />

the <strong>Ethernet</strong> <strong>MAC</strong> directly before the<br />

interface to the RocketIO serial<br />

transceiver.<br />

1 = Loopback (when enabled) occurs in<br />

the RocketIO serial transceiver.<br />

Note: Loopback is enabled or disabled<br />

using 0.14 (see “Control Register<br />

(Register 0)”).<br />

Read/Write E<strong>MAC</strong>#_GTLOOPBACK<br />

“Physical Interface Attributes”<br />

136 www.xilinx.com TE<strong>MAC</strong> User Guide<br />

<strong>UG194</strong> (v1.10) February 14, 2011<br />

R

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!