20.06.2013 Views

Xilinx UG194 Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC ...

Xilinx UG194 Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC ...

Xilinx UG194 Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

R<br />

Table 4-9: Unicast Address (Word 0)<br />

0x380<br />

MSB<br />

<strong>Ethernet</strong> <strong>MAC</strong> Register Descriptions<br />

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

UNICAST_ADDRESS[31:0]<br />

Bit Description Default Value R/W<br />

[31:0] Unicast Address [31:0]. This address is used to match the<br />

<strong>Ethernet</strong> <strong>MAC</strong> against the destination address of any<br />

incoming frames.<br />

The address is ordered so the first byte transmitted/received<br />

is the lowest positioned byte in the register; for example, a<br />

<strong>MAC</strong> address of AA-BB-CC-DD-EE-FF is stored in address<br />

[47:0] as 0xFFEEDDCCBBAA.<br />

Table 4-10: Unicast Address (Word 1)<br />

0x384<br />

MSB<br />

E<strong>MAC</strong>#_UNICASTADDR[31:0] R/W<br />

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

RESERVED UNICAST_ADDRESS[47:32]<br />

Bit Description Default Value R/W<br />

[15:0] Unicast Address [47:32] E<strong>MAC</strong>#_UNICASTADDR[47:32] R/W<br />

[31:16] Reserved. –<br />

TE<strong>MAC</strong> User Guide www.xilinx.com 95<br />

<strong>UG194</strong> (v1.10) February 14, 2011<br />

LSB<br />

LSB

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!