03.01.2015 Views

80C186EC/80C188EC Microprocessor User's Manual

80C186EC/80C188EC Microprocessor User's Manual

80C186EC/80C188EC Microprocessor User's Manual

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

CLOCK GENERATION AND POWER MANAGEMENT<br />

CLKIN<br />

CLKOUT<br />

UCS, LCS<br />

GCS7:0, NPS<br />

T0OUT<br />

T1OUT<br />

TXD1:0<br />

<br />

HLDA, ALE<br />

RXI1, TXI1<br />

DMAI0<br />

DMAI1<br />

A19:16<br />

AD15:0<br />

S2:0, RD<br />

WR, DEN<br />

DT / R<br />

LOCK<br />

RESIN<br />

RESOUT<br />

Minimum RESIN<br />

low time 4 CLKOUT<br />

periods.<br />

RESIN<br />

high to<br />

first bus<br />

activity 7<br />

CLKOUT<br />

periods.<br />

A1132-0A<br />

Figure 5-7. Warm Reset Waveform<br />

At the second falling CLKOUT edge after the internal clocks resynchronize, the processor deasserts<br />

RESOUT. Bus activity starts seven CLKOUT periods after recognition of RESIN in the logic<br />

high state. If an alternate bus master asserts HOLD during reset, the processor immediately<br />

asserts HLDA and will not prefetch instructions.<br />

5-9

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!