03.01.2015 Views

80C186EC/80C188EC Microprocessor User's Manual

80C186EC/80C188EC Microprocessor User's Manual

80C186EC/80C188EC Microprocessor User's Manual

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

REFRESH CONTROL UNIT<br />

CLKOUT<br />

T4 T1 T2 T3/TW T4<br />

Muxed<br />

Address<br />

Row<br />

Column<br />

S2:0<br />

CS<br />

RAS<br />

1<br />

CAS<br />

2<br />

WE<br />

NOTES:<br />

1. CAS is unnecessary for refresh cycles only.<br />

2. WE is necessary for write cycles only.<br />

A1267-0A<br />

Figure 7-4. Suggested DRAM Control Signal Timing Relationships<br />

The cycle begins with presentation of the row address. RAS should go active on the falling edge<br />

of T2. At the rising edge of T2, the address lines should switch to a column address. CAS goes<br />

active on the falling edge of T3. Refresh cycles do not require CAS. When CAS is present, the<br />

“dummy read” cycle becomes a true read cycle (the DRAM drives the bus), and the DRAM row<br />

still gets refreshed.<br />

Both RAS and CAS stay active during any wait states. They go inactive on the falling edge of T4.<br />

At the rising edge of T4, the address multiplexer shifts to its original selection (row addressing),<br />

preparing for the next DRAM access.<br />

7-6

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!