03.03.2013 Views

Intel® Architecture Instruction Set Extensions Programming Reference

Intel® Architecture Instruction Set Extensions Programming Reference

Intel® Architecture Instruction Set Extensions Programming Reference

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

VPMINSW (VEX.128 encoded version)<br />

IF SRC1[15:0] < SRC2[15:0] THEN<br />

DEST[15:0] SRC1[15:0];<br />

ELSE<br />

DEST[15:0] SRC2[15:0]; FI;<br />

(* Repeat operation for 2nd through 7th words in source and destination operands *)<br />

IF SRC1[127:112] < SRC2[127:112] THEN<br />

DEST[127:112] SRC1[127:112];<br />

ELSE<br />

DEST[127:112] SRC2[127:112]; FI;<br />

DEST[VLMAX:128] 0<br />

VPMINSW (VEX.256 encoded version)<br />

IF SRC1[15:0] < SRC2[15:0] THEN<br />

DEST[15:0] SRC1[15:0];<br />

ELSE<br />

DEST[15:0] SRC2[15:0]; FI;<br />

(* Repeat operation for 2nd through 15th words in source and destination operands *)<br />

IF SRC1[255:240] < SRC2[255:240] THEN<br />

DEST[255:240] SRC1[255:240];<br />

ELSE<br />

DEST[255:240] SRC2[255:240]; FI;<br />

PMINSD (128-bit Legacy SSE version)<br />

IF DEST[31:0] < SRC[31:0] THEN<br />

DEST[31:0] DEST[31:0];<br />

ELSE<br />

DEST[31:0] SRC[31:0]; FI;<br />

(* Repeat operation for 2nd through 7th words in source and destination operands *)<br />

IF DEST[127:95] < SRC[127:95] THEN<br />

DEST[127:95] DEST[127:95];<br />

ELSE<br />

DEST[127:95] SRC[127:95]; FI;<br />

DEST[VLMAX:128] (Unmodified)<br />

VPMINSD (VEX.128 encoded version)<br />

IF SRC1[31:0] < SRC2[31:0] THEN<br />

DEST[31:0] SRC1[31:0];<br />

ELSE<br />

DEST[31:0] SRC2[31:0]; FI;<br />

(* Repeat operation for 2nd through 3rd dwords in source and destination operands *)<br />

IF SRC1[127:95] < SRC2[127:95] THEN<br />

DEST[127:95] SRC1[127:95];<br />

ELSE<br />

DEST[127:95] SRC2[127:95]; FI;<br />

DEST[VLMAX:128] 0<br />

VPMINSD (VEX.256 encoded version)<br />

IF SRC1[31:0] < SRC2[31:0] THEN<br />

DEST[31:0] SRC1[31:0];<br />

ELSE<br />

DEST[31:0] SRC2[31:0]; FI;<br />

(* Repeat operation for 2nd through 7th dwords in source and destination operands *)<br />

IF SRC1[255:224] < SRC2[255:224] THEN<br />

INSTRUCTION SET REFERENCE<br />

Ref. # 319433-014 5-81

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!