24.03.2013 Views

ModelSim SE User's Manual - Electrical and Computer Engineering

ModelSim SE User's Manual - Electrical and Computer Engineering

ModelSim SE User's Manual - Electrical and Computer Engineering

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

UM-430 17 - Signal Spy<br />

Related tasks<br />

Limitations<br />

<strong>ModelSim</strong> <strong>SE</strong> User’s <strong>Manual</strong><br />

Name Type Description<br />

delay integer, real, or<br />

time<br />

Optional. Specifies a delay relative to the time<br />

at which the src_object changes. The delay<br />

can be an inertial or transport delay. If no<br />

delay is specified, then a delay of zero is<br />

assumed.<br />

delay_type integer Optional. Specifies the type of delay that will<br />

be applied. The value must be either 0<br />

(inertial) or 1 (transport). The default is 0.<br />

verbose integer Optional. Possible values are 0 or 1. Specifies<br />

whether you want a message reported in the<br />

Transcript stating that the src_object is<br />

driving the dest_object. Default is 0, no<br />

message.<br />

$init_signal_spy (UM-432), $signal_force (UM-434), $signal_release (UM-436)<br />

When driving a Verilog net, the only delay_type allowed is inertial. If you set the delay<br />

type to 1 (transport), the setting will be ignored, <strong>and</strong> the delay type will be inertial.<br />

Any delays that are set to a value less than the simulator resolution will be rounded to the<br />

nearest resolution unit; no special warning will be issued.<br />

Verilog memories (arrays of registers) are not supported.

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!