24.03.2013 Views

ModelSim SE User's Manual - Electrical and Computer Engineering

ModelSim SE User's Manual - Electrical and Computer Engineering

ModelSim SE User's Manual - Electrical and Computer Engineering

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Index<br />

vcd off comm<strong>and</strong> CR-308<br />

vcd on comm<strong>and</strong> CR-309<br />

vcd2wlf comm<strong>and</strong> CR-310<br />

vcom<br />

enabling code coverage UM-337<br />

vcom comm<strong>and</strong> CR-311<br />

vcover comm<strong>and</strong> UM-354<br />

vcover convert comm<strong>and</strong> CR-319<br />

vcover merge comm<strong>and</strong> CR-320<br />

vcover report comm<strong>and</strong> CR-322<br />

vdel comm<strong>and</strong> CR-327<br />

vdir comm<strong>and</strong> CR-328<br />

vector elements, initializing CR-81<br />

vendor libraries, compatibility of CR-328<br />

Vera, see Vera documentation<br />

Verilog<br />

ACC routines UM-591<br />

capturing port driver data with -dumpports CR-302,<br />

UM-467<br />

cell libraries UM-144<br />

compiler directives UM-153<br />

compiling <strong>and</strong> linking PLI C applications UM-568<br />

compiling <strong>and</strong> linking PLI C++ applications UM-<br />

574<br />

compiling design units UM-114<br />

compiling with XL ’uselib compiler directive UM-<br />

120<br />

component declaration UM-204<br />

configurations UM-122<br />

event order in simulation UM-132<br />

generate statements UM-123<br />

instantiation criteria in mixed-language design UM-<br />

203<br />

instantiation criteria in SystemC design UM-209<br />

instantiation of VHDL design units UM-207<br />

language templates GR-201<br />

library usage UM-117<br />

mapping states in mixed designs UM-194<br />

mapping states in SystemC designs UM-198<br />

mixed designs with SystemC UM-188<br />

mixed designs with VHDL UM-188<br />

parameter support, instantiating SystemC UM-214<br />

parameters UM-193<br />

port direction UM-198<br />

sc_signal data type mapping UM-197<br />

SDF annotation UM-444<br />

sdf_annotate system task UM-444<br />

simulating UM-129<br />

delay modes UM-144<br />

XL compatible options UM-136<br />

simulation hazard detection UM-135<br />

simulation resolution limit UM-129<br />

SmartModel interface UM-625<br />

source code viewing GR-199<br />

st<strong>and</strong>ards UM-30<br />

system tasks UM-146<br />

TF routines UM-593, UM-595<br />

to SystemC, channel <strong>and</strong> port type mapping UM-<br />

196<br />

XL compatible compiler options UM-119<br />

XL compatible routines UM-597<br />

XL compatible system tasks UM-150<br />

verilog .ini file variable UM-525<br />

Verilog 2001<br />

disabling support CR-366, UM-526<br />

Verilog PLI/VPI<br />

64-bit support in the PLI UM-598<br />

compiling <strong>and</strong> linking PLI/VPI C applications UM-<br />

568<br />

compiling <strong>and</strong> linking PLI/VPI C++ applications<br />

UM-574<br />

debugging PLI/VPI code UM-599<br />

PLI callback reason argument UM-585<br />

PLI support for VHDL objects UM-590<br />

registering PLI applications UM-561<br />

registering VPI applications UM-563<br />

specifying the PLI/VPI file to load UM-580<br />

Verilog-XL<br />

compatibility with UM-111, UM-559<br />

Veriuser .ini file variable UM-534, UM-562<br />

Veriuser, specifying PLI applications UM-562<br />

veriuser.c file UM-589<br />

verror comm<strong>and</strong> CR-329<br />

version<br />

obtaining via Help menu GR-33<br />

obtaining with vsim comm<strong>and</strong> CR-381<br />

obtaining with vsim comm<strong>and</strong>s CR-392<br />

vgencomp comm<strong>and</strong> CR-330<br />

VHDL<br />

compiling design units UM-73<br />

creating a design library UM-73<br />

delay file opening UM-539<br />

dependency checking UM-73<br />

field naming syntax CR-13<br />

file opening delay UM-539<br />

foreign language interface UM-100<br />

hardware model interface UM-628<br />

instantiation criteria in SystemC design UM-217<br />

instantiation from Verilog UM-207<br />

instantiation of Verilog UM-193<br />

language templates GR-201<br />

language versions UM-75

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!