17.11.2012 Views

MVME5100 Single Board Computer Programmer's Reference Guide

MVME5100 Single Board Computer Programmer's Reference Guide

MVME5100 Single Board Computer Programmer's Reference Guide

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

2<br />

Hawk PCI Host Bridge & Multi-Processor Interrupt Controller<br />

.<br />

XFBR PPC Flush Before Read. If set, the PHB will guarantee<br />

that all PCI initiated posted write transactions will be<br />

completed before any PPC-initiated read transactions will<br />

be allowed to complete. When XFBR is clear, there is no<br />

correlation between these transaction types and their order<br />

of completion. Refer to the section titled Transaction<br />

Ordering for more information.<br />

XBTx PPC Bus Time-out. This field specifies the enabling and<br />

PPC bus time-out length to be used by the PPC timer. The<br />

time-out length is encoded as follows:<br />

MBT Time Out Length<br />

00 256 msec<br />

01 64 msec<br />

10 8 msec<br />

11 disabled<br />

P64 64-bit PCI Mode. If set, the PHB is connected to a 64-bit<br />

PCI bus. Refer to the section titled PHB Hardware<br />

Configuration for more details of how this bit is set.<br />

OPIC OpenPIC Interrupt Controller Enable. If set, the PHB<br />

detected errors are passed on to the MPIC. If cleared, PHB<br />

detected errors are passed on to the processor 0 INT pin.<br />

XIDx PPC ID. This field is encoded as shown below to indicate<br />

who is currently the PPC bus master. This information is<br />

obtained by sampling the XARB0 thru XARB3 pins when<br />

in external PPC arbitration mode. When in internal PPC<br />

arbitration mode, this information is generated by the PPC<br />

Arbiter. In a multiprocessor environment, these bits allow<br />

software to determine on which processor it is currently<br />

running.<br />

MID<br />

Current PPC Data Bus<br />

Master<br />

00 device on ABG0*<br />

01 device on ABG1*<br />

10 device on ABG2<br />

11 Hawk<br />

2-72 <strong>Computer</strong> Group Literature Center Web Site

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!