17.11.2012 Views

MVME5100 Single Board Computer Programmer's Reference Guide

MVME5100 Single Board Computer Programmer's Reference Guide

MVME5100 Single Board Computer Programmer's Reference Guide

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

I<br />

N<br />

D<br />

E<br />

X<br />

functions of Master 2-26<br />

Interface features 2-1<br />

Master Command Codes 2-27<br />

Master explained 2-4<br />

purpose of interface 2-19<br />

registers 2-97<br />

slave 2-22<br />

Slave disconnect scenarios 2-24<br />

slave response command types 2-23<br />

Slave with PCI Master 2-26<br />

speculative requests 2-47<br />

spread I/O address translation 2-31<br />

to MPC address decoding 2-20<br />

to MPC address translation 2-21<br />

write posting 2-26<br />

PCI / VME Memory Map 1-7<br />

PCI Arbitration Assignments for Hawk ASI<br />

1-15<br />

PCI bus 1-8<br />

PCI Command/ Status Registers 2-99<br />

PCI Configuration Space 1-19<br />

PCI Expansion Connector 1-2<br />

PCI expansion slot<br />

arbiter 1-15<br />

PCI Host Bridge 1-2<br />

PCI Interrupt Acknowledge Register 2-87<br />

PCI Local Bus 1-15<br />

PCI Slave Address (0,1,2 and 3) Registers<br />

2-103<br />

PCI Slave Attribute/ Offset (0,1,2 and 3)<br />

Registers 2-104<br />

PCI/PMC/Expansion 1-2<br />

PCIX slot 1-17<br />

performance<br />

SMC 3-6<br />

Peripheral Support 1-2<br />

PHB 2-1<br />

address mapping 2-6<br />

Configuration registers, mapped in PCI<br />

Configuration space 2-19<br />

configuration type 2-31<br />

contention handling explained 2-45<br />

Index<br />

endian conversion 2-38<br />

error types described 2-41<br />

Hawk 1-4<br />

PPC register map 2-68<br />

Registers described 2-40<br />

retuning write thresholds 2-11<br />

spread I/O addressing 2-30<br />

watchdog timers 2-42<br />

PHB-Detected Errors Destination Register<br />

2-126<br />

PHB-Detected Errors Vector/Priority Register<br />

2-125<br />

PIB DMA channel assignments 1-39<br />

pipelining<br />

removing 2-7<br />

Planar PCI Device Identification 1-20<br />

PMC<br />

slot 1 arbiter 1-15<br />

slot 2 arbiter 1-15<br />

PMC mode 1-11<br />

PMC/PCI Expansion Slots 1-17<br />

PowerPC 60x address to ROM/Flash address<br />

mapping with 2, 32-bit or 1, 64-bit<br />

3-17<br />

PowerPC 60x bus to ROM/Flash access timing<br />

using 32/64-bit devices 3-19<br />

PowerPC 60x bus to ROM/Flash access timing<br />

using 8-bit devices 3-20<br />

PowerPC 60x to 16bit wide ROM/Flash address<br />

mapping 3-16<br />

PowerPlus II architecture 1-1<br />

Power-Up Reset status bit 3-45<br />

PPC<br />

address mapping 2-6<br />

Bus Address Space 2-20<br />

bus arbiter 2-15<br />

Bus connections 2-5<br />

Bus features 2-1<br />

bus interface explained 2-5<br />

bus timer 2-18<br />

contention with PCI 2-45<br />

devices, as little endian 2-39<br />

IN-6 <strong>Computer</strong> Group Literature Center Web Site

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!