01.07.2013 Views

Xilinx Constraints Guide

Xilinx Constraints Guide

Xilinx Constraints Guide

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Chapter 1: Constraint Types<br />

CPLD Fitter<br />

The following constraints apply to CPLD devices:<br />

BUFG (CPLD)<br />

Collapse (COLLAPSE)<br />

CoolCLOCK (COOL_CLK)<br />

Data Gate (DATA_GATE)<br />

Fast (FAST)<br />

Input Registers (INREG)<br />

Input Output Standard (IOSTANDARD)<br />

Keep (KEEP)<br />

Keeper (KEEPER)<br />

Location (LOC)<br />

Maximum Product Terms (MAXPT)<br />

No Reduce (NOREDUCE)<br />

Offset In (OFFSET IN)<br />

Offset Out (OFFSET OUT)<br />

Open Drain (OPEN_DRAIN)<br />

Period (PERIOD)<br />

Prohibit (PROHIBIT)<br />

Pullup (PULLUP)<br />

Power Mode (PWR_MODE)<br />

Registers (REG)<br />

Schmitt Trigger (SCHMITT_TRIGGER)<br />

Slow (SLOW)<br />

Timing Group (TIMEGRP)<br />

Timing Specifications (TIMESPEC)<br />

Timing Name (TNM)<br />

Timing Specification Identifier (TSidentifier)<br />

VREF<br />

Wire And (WIREAND)<br />

<strong>Constraints</strong> <strong>Guide</strong><br />

8 www.xilinx.com UG625 (v. 13.2) July 6, 2011

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!