28.10.2014 Views

MMC2107 - Freescale Semiconductor

MMC2107 - Freescale Semiconductor

MMC2107 - Freescale Semiconductor

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Clock Module<br />

<strong>Freescale</strong> <strong>Semiconductor</strong>, Inc.<br />

MFD[2:0] — Multiplication Factor Divider Field<br />

MFD[2:0] contain the binary value of the divider in the PLL feedback<br />

loop. See Table 10-3. The MFD[2:0] value is the multiplication factor<br />

applied to the reference frequency. When MFD[2:0] are changed or<br />

the PLL is disabled in stop mode, the PLL loses lock. In 1:1 PLL<br />

mode, MFD[2:0] are ignored, and the multiplication factor is one.<br />

NOTE:<br />

In external clock mode, the MFD[2:0] bits have no effect.<br />

See Table 10-6.<br />

nc...<br />

<strong>Freescale</strong> <strong>Semiconductor</strong>, I<br />

Table 10-3. System Frequency Multiplier of the Reference<br />

Frequency (1) in Normal PLL Mode<br />

MFD[2:0]<br />

000<br />

(2x)<br />

001<br />

(3x)<br />

010<br />

(4x)<br />

011<br />

(5x)<br />

100<br />

(6x)<br />

101<br />

(7x)<br />

110<br />

(8x)<br />

111<br />

(9x)<br />

000 (÷ 1) 2 3 4 5 6 7 8 9<br />

001 (÷ 2) (2) 1 3/2 2 5/2 3 7/2 4 9/2<br />

010 (÷ 4) 1/2 3/4 1 5/4 3/2 7/4 2 9/4<br />

011 (÷ 8) 1/4 3/8 1/2 5/8 3/4 7/8 1 9/8<br />

100 (÷ 16) 1/8 3/16 1/4 5/16 3/8 7/16 1/2 9/16<br />

101 (÷ 32) 1/16 3/32 1/8 5/32 3/16 7/32 1/4 9/32<br />

110 (÷ 64) 1/32 3/64 1/16 5/64 3/32 7/64 1/8 9/64<br />

111 (÷ 128) 1/64 3/128 1/32 5/128 3/64 7/128 1/16 9/128<br />

sys ref<br />

2. Default value out of reset<br />

RFD[2:0]<br />

LOCRE — Loss of Clock Reset Enable Bit<br />

The LOCRE bit determines how the system handles a loss of clock<br />

condition. When the LOCEN bit is clear, LOCRE has no effect. If the<br />

LOCS flag in SYNSR indicates a loss of clock condition, setting the<br />

LOCRE bit causes an immediate reset. To prevent an immediate<br />

reset, the LOCRE bit must be cleared before entering stop mode with<br />

the PLL disabled.<br />

1 = Reset on loss of clock<br />

0 = No reset on loss of clock<br />

NOTE:<br />

In external clock mode, the LOCRE bit has no effect.<br />

Technical Data <strong>MMC2107</strong> – Rev. 2.0<br />

228 Clock Module MOTOROLA<br />

For More Information On This Product,<br />

Go to: www.freescale.com

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!