28.10.2014 Views

MMC2107 - Freescale Semiconductor

MMC2107 - Freescale Semiconductor

MMC2107 - Freescale Semiconductor

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

JTAG Test Access Port and OnCE<br />

<strong>Freescale</strong> <strong>Semiconductor</strong>, Inc.<br />

Bit 7 6 5 4 3 2 1 Bit 0<br />

R/W G EX RS4 RS3 RS2 RS1 RS0<br />

Figure 21-8. OnCE Command Register (OCMR)<br />

R/W — Read/Write Bit<br />

1 = Read the data in the register specified by the RS field.<br />

0 = Write the data associated with the command into the register<br />

specified by the RS field.<br />

nc...<br />

<strong>Freescale</strong> <strong>Semiconductor</strong>, I<br />

GO — Go Bit<br />

When the GO bit is set, the device executes the instruction in the IR<br />

register in the CPUSCR. To execute the instruction, the processor<br />

leaves debug mode, executes the instruction, and if the EX bit is<br />

cleared, returns to debug mode immediately after executing the<br />

instruction. The processor resumes normal operation if the EX bit is<br />

set. The GO command is executed only if the operation is a read/write<br />

to either the CPUSCR or to “no register selected.” Otherwise, the GO<br />

bit has no effect. The processor leaves debug mode after the TAP<br />

controller update-DR state is entered.<br />

1 = Execute instruction in IR<br />

0 = Inactive (no action taken)<br />

EX — Exit Bit<br />

When the EX bit is set, the processor leaves debug mode and<br />

resumes normal operation until another debug request is generated.<br />

The exit command is executed only if the GO bit is set and the<br />

operation is a read/write to the CPUSCR or a read/write to “no register<br />

selected.” Otherwise, the EX bit has no effect. The processor exits<br />

debug mode after the TAP controller update-DR state is entered.<br />

1 = Leave debug mode<br />

0 = Remain in debug mode<br />

RS4–RS0 — Register Select Field<br />

The RS field defines the source for the read operation or the<br />

destination for the write operation. Table 21-4 shows OnCE register<br />

addresses.<br />

Technical Data <strong>MMC2107</strong> – Rev. 2.0<br />

562 JTAG Test Access Port and OnCE MOTOROLA<br />

For More Information On This Product,<br />

Go to: www.freescale.com

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!