09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Bits Field<br />

[31] L2 hardware reset<br />

disable<br />

[30] L1 hardware reset<br />

disable<br />

Reserved<br />

System Control Coprocessor<br />

31 30 29<br />

21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

L1 hardware reset disable<br />

L2 hardware reset disable<br />

CP15 maintenance pipeline<br />

Clock stop request disable<br />

CP14/CP15 instruction serialization<br />

CP14/CP15 idle<br />

CP14/CP15 flush<br />

Force ETM clock<br />

Force NEON clock<br />

Force main clock<br />

Force NEON single issue<br />

Force load/store single issue<br />

Force single issue<br />

PLDNOP<br />

WFINOP<br />

Disable branch size mispredicts<br />

IBE<br />

L1NEON<br />

ASA<br />

L1PE<br />

Reserved<br />

L2EN<br />

L1ALIAS<br />

Figure 3-21 Auxiliary Control Register format<br />

Table 3-49 shows how the bit values correspond with the Auxiliary Control Register functions.<br />

Security State<br />

NS S<br />

Table 3-49 Auxiliary Control Register bit functions<br />

Function<br />

RAZ R Monitors the L2 hardware reset disable bit,<br />

L2RSTDISABLE:<br />

0 = the L2 valid RAM contents are reset by hardware<br />

1 = the L2 valid RAM contents are not reset by hardware.<br />

RAZ R Monitors the L1 hardware reset disable bit,<br />

L1RSTDISABLE:<br />

0 = the L1 valid RAM contents are reset by hardware<br />

1 = the L1 valid RAM contents are not reset by hardware.<br />

[29:21] - R R/W Reserved. UNP, SBZP.<br />

[20] Cache maintenance<br />

pipeline<br />

R R/W Specify pipelining of CP15 data cache maintenance<br />

operations. CP15 data cache clean and invalidate or data cache<br />

invalidate operations can be executed by the processor in a<br />

pipelined fashion.<br />

0 = pipelined cache maintenance operations, reset value<br />

1 = non-pipelined cache maintenance operations.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 3-48<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!