09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

15.7 CTI Integration Test Registers<br />

15.7.1 ITTRIGINACK, 0xEE0<br />

Cross Trigger Interface<br />

Integration Test Registers are provided to simplify the process of verifying the integration of the<br />

CTI with other devices in a CoreSight system. These registers enable direct control of outputs<br />

and the ability to read the value of inputs. You must only use these registers when the Integration<br />

Test Control Register bit [0] is set to 1.<br />

See the CoreSight Implementation and Integration <strong>Manual</strong> for details of how to use these<br />

signals.<br />

Table 15-17 shows the CTI Integration Test Registers.<br />

Address offset Register Access Width Description<br />

Table 15-17 CTI Integration Test Registers<br />

0xEE0 ITTRIGINACK W 9 bits ITTRIGINACK, 0xEE0<br />

0xEE4 ITCHOUT W 4 bits ITCHOUT, 0xEE4 on page 15-20<br />

0xEE8 ITTRIGOUT W 9 bits ITTRIGOUT, 0xEE8 on page 15-20<br />

0xEF0 ITTRIGOUTACK R 9 bits ITTRIGOUTACK, 0xEF0 on page 15-21<br />

0xEF4 ITCHIN R 4 bits ITCHIN, 0xEF4 on page 15-21<br />

0xEF8 ITTRIGIN R 9 bits ITTRIGIN, 0xEF8 on page 15-22<br />

ITTRIGINACK is a write-only register. This register controls signal outputs when bit [0] of the<br />

Integration Mode Control Register is set to 1. Figure 15-17 shows the bit arrangement of the<br />

ITTRIGINACK Register.<br />

31 9 8<br />

0<br />

Reserved<br />

CTTRIGINACK<br />

Figure 15-17 ITTRIGINACK Register format<br />

Table 15-18 shows how the bit values correspond with the ITTRIGINACK Register functions.<br />

Bits Field Function<br />

Table 15-18 ITTRIGINACK Register bit functions<br />

[31:9] - Reserved, SBZ<br />

[8:0] CTTRIGINACK Sets the value of the CTTRIGINACK outputs<br />

Each bit of the ITTRIGINACK Register corresponds to a bit on the ITTRIGIN Register. When<br />

in integration mode and a trigger input is cleared, you must set the appropriate bit in the<br />

ITTRIGINACK Register to 1, to enable the previous trigger input condition to be acknowledged<br />

and cleared. If you do not set the appropriate bit in ITTRIGINACK, the CTI synchronization<br />

logic causes the trigger input to continue to be asserted.<br />

No bits of the ITTRIGINACK Register are connected to other integration test registers in the<br />

processor.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 15-19<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!