09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Figure 3-48 shows the bit arrangement of the L2 Cache Lockdown Register.<br />

System Control Coprocessor<br />

31 8 7 6 5 4 3 2 1 0<br />

Reserved<br />

Figure 3-48 L2 Cache Lockdown Register format<br />

Table 3-106 shows how the bit values correspond with the L2 Cache Lockdown Register<br />

functions.<br />

Bits Field Function<br />

[31:8] - Reserved. UNP, SBZP.<br />

[7] LOCK<br />

way-7<br />

[6] LOCK<br />

way-6<br />

[5] LOCK<br />

way-5<br />

[4] LOCK<br />

way-4<br />

[3] LOCK<br />

way-3<br />

[2] LOCK<br />

way-2<br />

[1] LOCK<br />

way-1<br />

[0] LOCK<br />

way-0<br />

LOCK way-7<br />

LOCK way-6<br />

LOCK way-5<br />

LOCK way-4<br />

LOCK way-3<br />

LOCK way-2<br />

LOCK way-1<br />

LOCK way-0<br />

Table 3-106 L2 Cache Lockdown Register bit functions<br />

Lockdown bit for way 7 of the L2 cache:<br />

0 = way 7 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 7 is locked and no allocation is performed to this cache way.<br />

Lockdown bit for way 6 of the L2 cache:<br />

0 = way 6 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 6 is locked and no allocation is performed to this cache way.<br />

Lockdown bit for way 5 of the L2 cache:<br />

0 = way 5 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 5 is locked and no allocation is performed to this cache way.<br />

Lockdown bit for way 4 of the L2 cache:<br />

0 = way 4 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 4 is locked and no allocation is performed to this cache way.<br />

Lockdown bit for way 3 of the L2 cache:<br />

0 = way 3 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 3 is locked and no allocation is performed to this cache way.<br />

Lockdown bit for way 2 of the L2 cache:<br />

0 = way 2 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 2 is locked and no allocation is performed to this cache way.<br />

Lockdown bit for way 1 of the L2 cache:<br />

0 = way 1 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 1 is locked and no allocation is performed to this cache way.<br />

Lockdown bit for way 0 of the L2 cache:<br />

0 = way 0 is not locked and allocation is determined by standard replacement algorithm<br />

1 = way 0 is locked and no allocation is performed to this cache way.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 3-93<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!