09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Instruction<br />

VST3 3-reg<br />

(unaligned)<br />

3-reg<br />

(@64)<br />

VST4 4-reg<br />

(unaligned, @64)<br />

4-reg<br />

(@128, @256)<br />

1<br />

2<br />

3<br />

4<br />

1<br />

2<br />

3<br />

1<br />

2<br />

3<br />

4<br />

1<br />

2<br />

3<br />

Dd:N1<br />

Dd+2:N1<br />

-<br />

-<br />

Dd:N1<br />

Dd+2:N1<br />

-<br />

Dd:N1<br />

Dd+2:N1<br />

-<br />

-<br />

Dd:N1<br />

Dd+2:N1<br />

-<br />

VLD and VST single 1-element or 2, 3, 4-element structure to one lane c:<br />

VLD1 1-reg<br />

(.8 unaligned,<br />

.16@16, .32@32)<br />

1-reg<br />

(.16 unaligned,<br />

.32 unaligned)<br />

VLD2 2-reg<br />

(unaligned)<br />

2-reg<br />

(.8@16, .16@32, .32@64)<br />

VLD3 3-reg<br />

(unaligned)<br />

VLD4 4-reg<br />

(unaligned, .32@64)<br />

4-reg<br />

(.8@32, .16@64, .32@128)<br />

1<br />

2<br />

1<br />

2<br />

3<br />

1<br />

2<br />

3<br />

1<br />

2<br />

1<br />

2<br />

3<br />

4<br />

5<br />

1<br />

2<br />

3<br />

4<br />

5<br />

1<br />

2<br />

3<br />

4<br />

Dd:N1<br />

-<br />

Dd:N1<br />

-<br />

-<br />

Dd:N1<br />

-<br />

-<br />

Dd:N1<br />

-<br />

Dd:N1<br />

Dd+2:N1<br />

-<br />

-<br />

-<br />

Dd:N1<br />

Dd+2:N1<br />

-<br />

-<br />

-<br />

Dd:N1<br />

Dd+2:N1<br />

-<br />

-<br />

Dd+1:N1<br />

-<br />

-<br />

-<br />

Dd+1:N1<br />

-<br />

-<br />

Dd+1:N1<br />

Dd+3:N1<br />

-<br />

-<br />

Dd+1:N1<br />

Dd+3:N1<br />

-<br />

Instruction Cycle Timing<br />

Table 16-23 Advanced SIMD load/store instructions (continued)<br />

Register list<br />

(alignment) Cycles Source 1 Source 2 Source 3 Source 4 Result 1 Result 2<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 16-30<br />

ID060510 Non-Confidential<br />

-<br />

-<br />

-<br />

-<br />

-<br />

Dd+1:N1<br />

-<br />

-<br />

Dd+1:N1<br />

-<br />

Dd+1:N1<br />

-<br />

-<br />

-<br />

-<br />

Dd+1:N1<br />

Dd+3:N1<br />

-<br />

-<br />

-<br />

Dd+1:N1<br />

Dd+3:N1<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

Dd:N2<br />

-<br />

-<br />

Dd:N2<br />

-<br />

-<br />

Dd:N2<br />

-<br />

Dd:N2<br />

-<br />

-<br />

-<br />

Dd:N2<br />

Dd+2:N2<br />

-<br />

-<br />

-<br />

Dd:N2<br />

Dd+2:N2<br />

-<br />

-<br />

Dd:N2<br />

Dd+2:N2<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

-<br />

Dd+1:N2<br />

-<br />

Dd+1:N2<br />

-<br />

-<br />

-<br />

Dd+1:N2<br />

-<br />

-<br />

-<br />

-<br />

Dd+1:N2<br />

Dd+3:N1<br />

-<br />

-<br />

Dd+1:N2<br />

Dd+3:N2

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!