09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Bits Field Function<br />

[5] nDMAIRQ nDMAIRQ. This signal drives the nDMAIRQ output. If this bit is set to 1, the<br />

corresponding internal nDMAIRQ signal is asserted, that is, cleared to 0. The reset value<br />

is 0.<br />

[4] nPMUIRQ nPMUIRQ. This signal drives the nPMUIRQ output. If this bit is set to 1, the<br />

corresponding internal nPMUIRQ signal is asserted, that is, cleared to 0. The reset value<br />

is 0.<br />

[3] STANDBYWFI STANDBYWFI. This signal drives the STANDBYWFI output. The reset value is 0.<br />

[2] COMMTX COMMTX. This signal drives the COMMTX output. The reset value is 0.<br />

[1] COMMRX COMMRX. This signal drives the COMMRX output. The reset value is 0.<br />

[0] DBGACK DBGACK. This signal drives the DBGACK output. The reset value is 0.<br />

12.5.4 Integration Input Status Register<br />

Debug<br />

Table 12-35 Integration External Output Control Register bit functions (continued)<br />

When the processor is in integration mode, you can use the read-only Integration Input Status<br />

Register to read the state of the debug unit inputs to determine how they are connected to the<br />

CTI and to other parts of the system.<br />

Figure 12-21 shows the bit arrangement of the Integration Input Status Register.<br />

31 12 11 10 9 8 7<br />

3 2 1 0<br />

Reserved<br />

CTI DBGRESTART<br />

CTI EDBGRQ<br />

CTI PMUEXTIN[1]<br />

CTI PMUEXTIN[0]<br />

nFIQ<br />

nIRQ<br />

EDBGRQ<br />

Reserved<br />

Figure 12-21 Integration Input Status Register format<br />

Table 12-36 shows how the bit values correspond with the Integration Input Status Register<br />

functions.<br />

Bits Field Function<br />

[31:12] - Reserved. RAZ, SBZP.<br />

Table 12-36 Integration Input Status Register bit functions<br />

[11] CTI DBGRESTART CTI debug restart bit.This field reads the state of the debug restart input coming from<br />

the CTI into the Performance Monitoring Unit.<br />

[10] CTI EDBGRQ CTI debug request bit. This field reads the state of the debug request input coming<br />

from the CTI into the Performance Monitoring Unit.<br />

[9] CTI PMUEXTIN[1] CTI PMUEXTIN[1] signal. This field reads the state of the PMUEXTIN[1] input<br />

coming from the CTI into the Performance Monitoring Unit.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 12-42<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!