09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Embedded Trace Macrocell<br />

Table 14-12 shows how the bit values correspond with the ITTRIGGER Register functions.<br />

ITATBDATA0 Register<br />

The ITATBDATA0 Register, ATB data 0, at offset 0xEEC, is write-only. This register controls<br />

signal outputs when bit [0] of the Integration Mode Control Register is set to 1. Figure 14-9<br />

shows the bit assignment of the ITATBDATA0 Register.<br />

Figure 14-9 ITATBDATA0 Register format<br />

Table 14-13 shows how the bit values correspond with the ITATBDATA0 Register functions.<br />

ITATBCTR2 Register<br />

Table 14-12 ITTRIGGER Register bit functions<br />

Bits Field Function<br />

[31:1] - Reserved, SBZ<br />

[0] TRIGGER Drives the TRIGGER output<br />

31 5 4<br />

0<br />

Reserved<br />

Bits Field Function<br />

[31:5] - Reserved, SBZ<br />

ATDATAM[31, 23, 15, 17, 0]<br />

Table 14-13 ITATBDATA0 Register bit functions<br />

[4:0] ATDATAM Drives the ATDATAM[31, 23, 15, 17, 0] outputs<br />

The ITATBCTR2 Register, ATB control 2, at offset 0xEF0, is read-only. This register enables the<br />

values of signal inputs to be read when bit [0] of the Integration Mode Control Register is set to<br />

1. Figure 14-10 shows the bit assignment of the ITATBCTR2 Register.<br />

31 2<br />

1 0<br />

Reserved<br />

AFVALIDM<br />

ATREADYM<br />

Figure 14-10 ITATBCTR2 Register format<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 14-14<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!