09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Signal I/O Reset Description<br />

DBGNOPWRDWN O b0 No power down:<br />

0 = do not save state of debug registers<br />

1 = save state of debug registers.<br />

DBGPWRDWNREQ I - Processor power-down request:<br />

0 = no request for processor power down<br />

1 = request for processor power down.<br />

ETMPWRDWNREQ a I - ETM power-down request:<br />

0 = no request for ETM power down<br />

1 = request for ETM power down.<br />

Signal Descriptions<br />

Table A-8 Miscellaneous debug signals (continued)<br />

DBGPWRDWNACK O b0 Processor power-down acknowledge<br />

0 = no acknowledge for processor power-down request<br />

1 = acknowledge for processor power-down request.<br />

ETMPWRDWNACK b O b0 ETM power-down acknowledge<br />

0 = no acknowledge for ETM power-down request<br />

1 = acknowledge for ETM power-down request.<br />

NIDEN I - Noninvasive debug enable:<br />

0 = not enabled<br />

1 = enabled.<br />

SPIDEN I - Secure privileged invasive debug enable:<br />

0 = not enabled<br />

1 = enabled.<br />

SPNIDEN I - Secure privileged noninvasive debug enable:<br />

0 = not enabled<br />

1 = enabled.<br />

a. This signal is not required because debug and the ETM use the same power domain.<br />

ETMPWRDWNREQ must be tied to 0. See Chapter 10 Clock, Reset, and Power Control for<br />

information on the <strong>Cortex</strong>-<strong>A8</strong> supported power domain configurations.<br />

b. This signal is not required because debug and the ETM use the same power domain. See Chapter 10<br />

Clock, Reset, and Power Control for information on the <strong>Cortex</strong>-<strong>A8</strong> supported power domain<br />

configurations.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. A-12<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!