09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

12.5.1 Processor ID Registers<br />

The Processor ID Registers are read-only registers that return the same values as the<br />

corresponding CP15 registers.<br />

Table 12-33 shows the offset value, register number, mnemonic, and description that are<br />

associated with each Process ID Register.<br />

Offset Register<br />

number<br />

Mnemonic Function<br />

Debug<br />

Table 12-33 Processor Identifier Registers<br />

0xD00 832 CPUID Main ID Register, see c0, Main ID Register on page 3-19<br />

0xD04 833 CTYPR Cache Type Register, see c0, Cache Type Register on page 3-20<br />

0xD08 834 - Reserved, RAZ<br />

0xD0C 835 TTYPR TLB Type Register, see c0, TLB Type Register on page 3-21<br />

0xD10 836 - Main ID Register, see c0, Main ID Register on page 3-19<br />

0xD14 837 - Reserved, RAZ<br />

0xD18 838 - Main ID Register, see c0, Main ID Register on page 3-19<br />

0xD1C 839 - Main ID Register, see c0, Main ID Register on page 3-19<br />

0xD20 840 ID_PFR0 Processor Feature Register 0, see c0, Processor Feature Register 0 on<br />

page 3-23<br />

0xD24 841 ID_PFR1 Processor Feature Register 1, see c0, Processor Feature Register 1 on<br />

page 3-23<br />

0xD28 842 ID_DFR0 Debug Feature Register 0, see c0, Debug Feature Register 0 on page 3-24<br />

0xD2C 843 ID_AFR0 Auxiliary Feature Register 0, see c0, Auxiliary Feature Register 0 on<br />

page 3-26<br />

0xD30 844 ID_MMFR0 Memory Model Feature Register 0, see c0, Memory Model Feature<br />

Register 0 on page 3-26<br />

0xD34 845 ID_MMFR1 Memory Model Feature Register 1, see c0, Memory Model Feature<br />

Register 1 on page 3-27<br />

0xD38 846 ID_MMFR2 Memory Model Feature Register 2, see c0, Memory Model Feature<br />

Register 2 on page 3-29<br />

0xD3C 847 ID_MMFR3 Memory Model Feature Register 3, see c0, Memory Model Feature<br />

Register 3 on page 3-31<br />

0xD40 848 ID_ISAR0 Instruction Set Attributes Register 0, see c0, Instruction Set Attributes<br />

Register 0 on page 3-32<br />

0xD44 849 ID_ISAR1 Instruction Set Attributes Register 1, see c0, Instruction Set Attributes<br />

Register 1 on page 3-34<br />

0xD48 850 ID_ISAR2 Instruction Set Attributes Register 2, see c0, Instruction Set Attributes<br />

Register 2 on page 3-35<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 12-39<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!