09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Instruction Cycle Timing<br />

Table 16-14 shows the CP15 instructions that have improved cycle timing if the Auxiliary<br />

Control Register bit[20] = 0,<br />

Table 16-14 CP15 instructions affected when ACTRL bit[20] = 0<br />

Instruction Op1 CRn CRm Op2 Function<br />

MCR p15 0 Rd c7 c6 1 Invalidate D$ Line by MVA to PoC<br />

MCR p15 0 Rd c7 c6 2 Invalidate D$ Line by Set/Way<br />

MCR p15 0 Rd c7 c10 1 Clean D$ Line by MVA to PoC<br />

MCR p15 0 Rd c7 c10 2 Clean D$ Line by Set/Way<br />

MCR p15 0 Rd c7 c11 1 Clean D$ Line by MVA to PoU<br />

MCR p15 0 Rd c7 c14 1 Clean and Invalidate D$ Line by MVA to PoC<br />

MCR p15 0 Rd c7 c14 2 Clean and Invalidate D$ Line by Set/Way<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 16-12<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!