09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

15.7.4 ITTRIGOUTACK, 0xEF0<br />

15.7.5 ITCHIN, 0xEF4<br />

Cross Trigger Interface<br />

Table 15-21 ITTRIGOUT connections to other integration test registers (continued)<br />

Bits Field Connected to Register name Address bit<br />

[4] EXTIN[3] ETM ITMISCIN Register, 0xEE0 [3]<br />

[3] EXTIN[2] ETM ITMISCIN Register, 0xEE0 [2]<br />

[2] EXTIN[1] ETM ITMISCIN Register, 0xEE0 [1]<br />

[1] EXTIN[0] ETM ITMISCIN Register, 0xEE0 [0]<br />

[0] DBGACK Debug Integration Input Status Register, 0xEFC [10]<br />

ITTRIGOUTACK is a read-only register. This register enables the values of signal inputs to be<br />

read when bit [0] of the Integration Mode Control Register is set to 1. Figure 15-20 shows the<br />

bit arrangement of the ITTRIGOUTACK Register.<br />

31 9 8 0<br />

Reserved<br />

Figure 15-20 ITTRIGOUTACK Register format<br />

Table 15-22 shows how the bit values correspond with the ITTRIGOUTACK Register<br />

functions.<br />

Bits Field Function<br />

[31:9] - Reserved, RAZ<br />

CTTRIGOUTACK<br />

Table 15-22 ITTRIGOUTACK Register bit functions<br />

[8:0] CTTRIGOUTACK Reads the values of the CTTRIGOUTACK inputs<br />

Each bit of the ITTRIGOUTACK Register corresponds to a bit on the ITTRIGOUT Register. It<br />

indicates when a trigger output has been received.<br />

Table 15-23 shows how some of the bits of the ITTRIGOUTACK Register are connected to<br />

other integration test registers in the processor.<br />

Table 15-23 ITTRIGOUTACK connections to other integration test registers<br />

Bits Field Connected to Register name Address bit<br />

[8] - - - -<br />

[7] DBGRESTARTED Debug Integration Internal Output Control Register, 0xEF4 [4]<br />

[6:1] - - -<br />

[0] DBGACK Debug Integration Internal Output Control Register, 0xEF4 [0]<br />

ITCHIN is a read-only register. This register enables the values of signal inputs to be read when<br />

bit [0] of the Integration Mode Control Register is set to 1. Figure 15-21 on page 15-22 shows<br />

the bit arrangement of the ITCHIN Register.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 15-21<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!