09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Embedded Trace Macrocell<br />

Table 14-17 PMU event number mappings (continued)<br />

PMU event number First ETM event number Second ETM event number<br />

0x43 0x17 0x18<br />

0x44 0x19 0x32<br />

0x45 0x1a -<br />

0x46 0x1b -<br />

0x47 0x1c -<br />

0x48 0x1d -<br />

0x49 0x1e -<br />

0x4a 0x1f -<br />

0x4b 0x20 -<br />

0x4c 0x21 -<br />

0x4d 0x22 -<br />

0x4e 0x23 -<br />

0x4f 0x24 -<br />

0x50 0x25 -<br />

0x51 0x26 -<br />

0x52 0x27 -<br />

0x53 0x28 -<br />

0x54 0x29 -<br />

0x55 0x2a 0x2b<br />

0x56 0x2c -<br />

0x57 0x2d 0x2e<br />

0x58 0x2f -<br />

0x59 0x30 -<br />

0x5a 0x31 -<br />

Table 14-18 shows the behavior of the ETM when two PMU events occur in a cycle.<br />

Table 14-18 PMU event cycle mappings<br />

PMU events in cycle First ETM event active Second ETM event active<br />

0 No No<br />

1 Yes No<br />

2 Yes Yes<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 14-24<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!