09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

1.9.12 r3p0-r3p1<br />

1.9.13 r3p2<br />

FPSID Register 0x410330C3<br />

• Improved performance for Cache Maintenance operations.<br />

• Addition of Auxiliary Control Register bit[20] accessible in Secure state only for<br />

controlling the performance of Cache Maintenance operations.<br />

• Changed the PLE to perform clean-and-invalidate when DT=1 from clean.<br />

The following changes have been made in this release:<br />

Introduction<br />

• ID Register values changed to reflect product revision status:<br />

Main ID Register 0x413FC081. See c0, Main ID Register on page 3-19.<br />

FPSID Register 0x410330C3. See Floating-Point System ID Register, FPSID on<br />

page 13-11.<br />

• Changed the name for trigger input 0 from DBGTRIGGER to Debug entry. This trigger<br />

is a pulse asserted on debug state entry. See Table 15-1 on page 15-5 and Table 15-26 on<br />

page 15-22.<br />

ID Register values changed to reflect product revision status:<br />

Main ID Register 0x413FC082. See c0, Main ID Register on page 3-19.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 1-15<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!