09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

17.8 Miscellaneous signals<br />

AC Characteristics<br />

Table 17-8 shows the setup and hold times of miscellaneous signals not described in the<br />

previous sections.<br />

Signal Clock<br />

nPORESET a,b<br />

Table 17-8 Timing parameters of miscellaneous signals<br />

Setup<br />

parameter<br />

Percent of<br />

clock period<br />

CLK - - -<br />

ARESETn a,b CLK - - -<br />

ARESETNEONn a,b CLK - - -<br />

L1RSTDISABLE c<br />

CLK - - -<br />

L2RSTDISABLE c CLK - - -<br />

CLKSTOPREQ CLK - - -<br />

a. This signal has multiple end-points and must be treated as level-sensitive.<br />

b. Figure 10-5 on page 10-5 shows how this signal must be set up.<br />

c. This is a static input to the processor.<br />

d. This signal is sampled only during reset.<br />

Hold<br />

parameter<br />

CLKSTOPACK CLK Tovclkstopack 30% Tohclkstopack<br />

SECMONOUTEN d<br />

CLK - - -<br />

SECMONOUT[86:0] CLK Tovsecmonout 30% Tohsecmonout<br />

STANDBYWFI CLK Tovstandbywfi 30% Tohstandbywfi<br />

nFIQ a CLK - - -<br />

nIRQ a CLK - - -<br />

VINITHI c CLK - - -<br />

CFGTE c CLK - - -<br />

CFGEND0 c CLK - - -<br />

CFGNMFI c CLK - - -<br />

CP15SDISABLE CLK - - -<br />

CPEXIST[13:0] c CLK - - -<br />

SILICONID[31:0] c CLK - - -<br />

nPMUIRQ a CLK Tovnpmuirq 30% Tohnpmuirq<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 17-12<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!