09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Offset Register<br />

number<br />

Mnemonic Function<br />

0xD4C 851 ID_ISAR3 Instruction Set Attributes Register 3, see c0, Instruction Set Attributes<br />

Register 3 on page 3-36<br />

0xD50 852 ID_ISAR4 Instruction Set Attributes Register 4, see c0, Instruction Set Attributes<br />

Register 4 on page 3-38<br />

0xD54 853 ID_ISAR5 Instruction Set Attributes Register 5, see c0, Instruction Set Attributes<br />

Registers 5-7 on page 3-39<br />

12.5.2 Integration Internal Output Control Register<br />

Debug<br />

Table 12-33 Processor Identifier Registers (continued)<br />

When the processor is in integration mode, you can use the read/write Integration Internal<br />

Output Control Register to drive certain debug unit outputs to determine how they are connected<br />

to the Cross Triggered Interface (CTI).<br />

Figure 12-19 shows the bit arrangement of the Integration Internal Output Control Register.<br />

31 6 5 4 3 2 1 0<br />

Reserved<br />

Internal DBGTRIGGER<br />

Internal DBGRESTARTED<br />

Internal nPMUIRQ<br />

Internal COMMTX<br />

Internal COMMRX<br />

Internal DBGACK<br />

Figure 12-19 Integration Internal Output Control Register format<br />

Table 12-34 shows how the bit values correspond with the Integration Internal Output Control<br />

Register functions.<br />

Bits Field Function<br />

[31:6] - RAZ for reads, SBZP for writes.<br />

[5] Internal<br />

DBGTRIGGER<br />

[4] Internal<br />

DBGRESTARTED<br />

Table 12-34 Integration Internal Output Control Register bit functions<br />

Internal DBGTRIGGER. This bit drives the internal signal that goes from the debug<br />

unit to the CTI to indicate early entry to the debug state. The reset value is 0.<br />

Internal DBGRESTARTED. This bit drives the internal signal that goes from the<br />

debug unit to the CTI to acknowledge success of a debug restart command. The reset<br />

value is 0.<br />

[3] Internal nPMUIRQ Internal nPMUIRQ. This bit drives the internal signal equivalent to nPMUIRQ that<br />

goes from the debug unit to the CTI. If this bit is set to 1, the corresponding internal<br />

nPMUIRQ signal is asserted, that is, cleared to 0. The reset value is 0.<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 12-40<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!