09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Appendix C<br />

Revisions<br />

This appendix describes the technical changes between released issues of this book.<br />

Change Location<br />

Added description of product documentation and<br />

architecture<br />

Table C-1 Differences between issue F and issue G<br />

Product documentation and architecture on page 1-11<br />

Updated reset value of Main ID Register • Table 3-3 on page 3-7<br />

• c0, Main ID Register on page 3-19.<br />

Updated bit assignments and description of Auxiliary<br />

Control Register<br />

c1, Auxiliary Control Register on page 3-47<br />

Show effect of improved cache maintenance Table 3-73 on page 3-69<br />

Changed description of values for predefined events 0x45<br />

and 0x46<br />

Table 3-97 on page 3-85<br />

Expanded description of DT field in PLE Control Register Table 3-126 on page 3-110<br />

Updated description of L1 memory system • About the L1 memory system on page 7-2<br />

• Cache organization on page 7-3.<br />

Added section on instruction cache maintenance Instruction cache maintenance on page 7-4<br />

Reorganized tables for AXI ID assignments AXI identifiers on page 9-3<br />

Updated descriptions of AXI address channel for data<br />

transactions<br />

Table 9-7 on page 9-7<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. C-1<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!