09.12.2012 Views

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

Cortex-A8 Technical Reference Manual - ARM Information Center

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

15.6.12 ASIC Control Register, ASICCTL<br />

Cross Trigger Interface<br />

31 4 3 2 1 0<br />

Reserved<br />

Figure 15-14 CTI Channel Gate Register format<br />

Table 15-14 shows how the bit values correspond with the CTICHGATE Register functions.<br />

Bits Field Function<br />

[31:4] - Reserved. RAZ, SBZ.<br />

The Channel Gate Register prevents events from propagating through the channel interface to<br />

other CTIs. This enables local cross-triggering, such as causing an interrupt when the ETM<br />

trigger occurs. You can use the CTICHGATE Register with the CTIAPPSET, CTIAPPCLEAR<br />

and CTIAPPPULSE Registers to assert trigger outputs by asserting channels, without affecting<br />

the rest of the system.<br />

Note<br />

This register is set to 0xF on reset, this causes channel interface propagation to be enabled for all<br />

channels.<br />

See Figure 15-2 on page 15-3 for more information.<br />

CTICHGATE3<br />

CTICHGATE2<br />

CTICHGATE1<br />

CTICHGATE0<br />

Table 15-14 CTI Channel Gate Register bit functions<br />

[3] CTICHGATE3 Enable CTICHOUT3. Set to 0 to disable channel propagation.<br />

[2] CTICHGATE2 Enable CTICHOUT2. Set to 0 to disable channel propagation.<br />

[1] CTICHGATE1 Enable CTICHOUT1. Set to 0 to disable channel propagation.<br />

[0] CTICHGATE0 Enable CTICHOUT0. Set to 0 to disable channel propagation.<br />

The ASICCTL Register is a read/write register that controls edge detection on trigger outputs.<br />

Figure 15-15 shows the bit assignments of the ASIC Control Register.<br />

31 6 5 4 3 2 1 0<br />

Reserved<br />

PMUEXTIN1EDGE<br />

PMUEXTIN0EDGE<br />

ETMEXTIN4EDGE<br />

ETMEXTIN3EDGE<br />

ETMEXTIN2EDGE<br />

ETMEXTIN1EDGE<br />

Figure 15-15 ASIC Control Register format<br />

<strong>ARM</strong> DDI 0344K Copyright © 2006-2010 <strong>ARM</strong> Limited. All rights reserved. 15-17<br />

ID060510 Non-Confidential

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!