09.12.2012 Views

RM0090: Reference manual - STMicroelectronics

RM0090: Reference manual - STMicroelectronics

RM0090: Reference manual - STMicroelectronics

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Ethernet (ETH): media access control (MAC) with DMA controller <strong>RM0090</strong><br />

Ethernet MAC interrupt status register (ETH_MACSR)<br />

Address offset: 0x0038<br />

Reset value: 0x0000 0000<br />

The ETH_MACSR register contents identify the events in the MAC that can generate an<br />

interrupt.<br />

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

Reserved<br />

Bits 15:10 Reserved, must be kept at reset value.<br />

981/1416 Doc ID 018909 Rev 3<br />

TSTS<br />

MMCTS MMCRS MMCS PMTS<br />

Reserved<br />

rc_r r r r r<br />

Reserved<br />

Bit 9 TSTS: Time stamp trigger status<br />

This bit is set high when the system time value equals or exceeds the value specified in the<br />

Target time high and low registers. This bit is cleared when this register is read.<br />

Bits 8:7 Reserved, must be kept at reset value.<br />

Bit 6 MMCTS: MMC transmit status<br />

This bit is set high whenever an interrupt is generated in the ETH_MMCTIR Register. This bit<br />

is cleared when all the bits in this interrupt register (ETH_MMCTIR) are cleared.<br />

Bit 5 MMCRS: MMC receive status<br />

This bit is set high whenever an interrupt is generated in the ETH_MMCRIR register. This bit<br />

is cleared when all the bits in this interrupt register (ETH_MMCRIR) are cleared.<br />

Bit 4 MMCS: MMC status<br />

This bit is set high whenever any of bits 6:5 is set high. It is cleared only when both bits are<br />

low.<br />

Bit 3 PMTS: PMT status<br />

This bit is set whenever a Magic packet or Wake-on-LAN frame is received in Power-down<br />

mode (See bits 5 and 6 in the ETH_MACPMTCSR register Ethernet MAC PMT control and<br />

status register (ETH_MACPMTCSR) on page 978). This bit is cleared when both bits[6:5], of<br />

this last register, are cleared due to a read operation to the ETH_MACPMTCSR register.<br />

Bits 2:0 Reserved, must be kept at reset value.

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!