29.01.2015 Views

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Connectivity line devices: reset <strong>and</strong> clock control (RCC)<br />

RM0008<br />

7.3.12 Clock configuration register2 (RCC_CFGR2)<br />

Address offset: 0x2C<br />

Reset value: 0x0000 0000<br />

Access: no wait state, word, half-word <strong>and</strong> byte access<br />

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16<br />

Reserved<br />

I2S3S<br />

RC<br />

I2S2S<br />

RC<br />

PREDI<br />

V1SRC<br />

rw rw rw<br />

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

PLL3MUL[3:0] PLL2MUL[3:0] PREDIV2[3:0] PREDIV1[3:0]<br />

rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw<br />

7<br />

Bits 31:19 Reserved, always read as 0.<br />

Bit 18 I2S3SRC: I2S3 clock source<br />

Set <strong>and</strong> cleared by software to select I2S3 clock source. This bit must be valid before<br />

enabling I2S3 clock.<br />

0: System clock (SYSCLK) selected as I2S3 clock entry<br />

1: PLL3 VCO clock selected as I2S3 clock entry<br />

Bit 17 I2S2SRC: I2S2 clock source<br />

Set <strong>and</strong> cleared by software to select I2S2 clock source. This bit must be valid before<br />

enabling I2S2 clock.<br />

0: System clock (SYSCLK) selected as I2S2 clock entry<br />

1: PLL3 VCO clock selected as I2S2 clock entry<br />

Bit 16 PREDIV1SRC: PREDIV1 entry clock source<br />

Set <strong>and</strong> cleared by software to select PREDIV1 clock source. This bit can be written only<br />

when PLL is disabled.<br />

0: HSE oscillator clock selected as PREDIV1 clock entry<br />

1: PLL2 selected as PREDIV1 clock entry<br />

Bits 15:12 PLL3MUL[3:0]: PLL3 Multiplication Factor<br />

Set <strong>and</strong> cleared by software to control PLL3 multiplication factor. These bits can be written<br />

only when PLL3 is disabled.<br />

00xx: Reserved<br />

010x: Reserved<br />

0110: PLL3 clock entry x 8<br />

0111: PLL3 clock entry x 9<br />

1000: PLL3 clock entry x 10<br />

1001: PLL3 clock entry x 11<br />

1010: PLL3 clock entry x 12<br />

1011: PLL3 clock entry x 13<br />

1100: PLL3 clock entry x 14<br />

1101: Reserved<br />

1110: PLL3 clock entry x 16<br />

1111: PLL3 clock entry x 20<br />

134/995 Doc ID 13902 Rev 9

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!