29.01.2015 Views

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

RM0008<br />

Secure digital input/output interface (SDIO)<br />

20.9.13 SDIO mask register (SDIO_MASK)<br />

Address offset: 0x3C<br />

Reset value: 0x0000 0000<br />

The interrupt mask register determines which status flags generate an interrupt request by<br />

setting the corresponding bit to 1b.<br />

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

Reserved<br />

CEATAENDIE<br />

SDIOITIE<br />

RXDAVLIE<br />

TXDAVLIE<br />

RXFIFOEIE<br />

TXFIFOEIE<br />

RXFIFOFIE<br />

TXFIFOFIE<br />

RXFIFOHFIE<br />

TXFIFOHEIE<br />

RXACTIE<br />

TXACTIE<br />

CMDACTIE<br />

DBCKENDIE<br />

STBITERRIE<br />

DATAENDIE<br />

CMDSENTIE<br />

CMDRENDIE<br />

RXOVERRIE<br />

TXUNDERRIE<br />

DTIMEOUTIE<br />

CTIMEOUTIE<br />

DCRCFAILIE<br />

CCRCFAILIE<br />

rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw<br />

Bits 31:24 Reserved, always read as 0.<br />

Bit 23 CEATAENDIE: CE-ATA comm<strong>and</strong> completion signal received interrupt enable<br />

Set <strong>and</strong> cleared by software to enable/disable the interrupt generated when receiving the<br />

CE-ATA comm<strong>and</strong> completion signal.<br />

0: CE-ATA comm<strong>and</strong> completion signal received interrupt disabled<br />

1: CE-ATA comm<strong>and</strong> completion signal received interrupt enabled<br />

Bit 22 SDIOITIE: SDIO mode interrupt received interrupt enable<br />

Set <strong>and</strong> cleared by software to enable/disable the interrupt generated when receiving the<br />

SDIO mode interrupt.<br />

0: SDIO Mode Interrupt Received interrupt disabled<br />

1: SDIO Mode Interrupt Received interrupt enabled<br />

Bit 21 RXDAVLIE: Data available in Rx FIFO interrupt enable<br />

Set <strong>and</strong> cleared by software to enable/disable the interrupt generated by the presence of<br />

data available in Rx FIFO.<br />

0: Data available in Rx FIFO interrupt disabled<br />

1: Data available in Rx FIFO interrupt enabled<br />

Bit 20 TXDAVLIE: Data available in Tx FIFO interrupt enable<br />

Set <strong>and</strong> cleared by software to enable/disable the interrupt generated by the presence of<br />

data available in Tx FIFO.<br />

0: Data available in Tx FIFO interrupt disabled<br />

1: Data available in Tx FIFO interrupt enabled<br />

Bit 19 RXFIFOEIE: Rx FIFO empty interrupt enable<br />

Set <strong>and</strong> cleared by software to enable/disable interrupt caused by Rx FIFO empty.<br />

0: Rx FIFO empty interrupt disabled<br />

1: Rx FIFO empty interrupt enabled<br />

Bit 18 TXFIFOEIE: Tx FIFO empty interrupt enable<br />

Set <strong>and</strong> cleared by software to enable/disable interrupt caused by Tx FIFO empty.<br />

0: Tx FIFO empty interrupt disabled<br />

1: Tx FIFO empty interrupt enabled<br />

Bit 17 RXFIFOFIE: Rx FIFO full interrupt enable<br />

Set <strong>and</strong> cleared by software to enable/disable interrupt caused by Rx FIFO full.<br />

0: Rx FIFO full interrupt disabled<br />

1: Rx FIFO full interrupt enabled<br />

Doc ID 13902 Rev 9 507/995

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!