29.01.2015 Views

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

RM0008<br />

Flexible static memory controller (FSMC)<br />

16-bit NAND Flash<br />

Table 115. 16-bit NAND Flash<br />

FSMC signal name I/O Function<br />

A[17] O NAND Flash address latch enable (ALE) signal<br />

A[16] O NAND Flash comm<strong>and</strong> latch enable (CLE) signal<br />

D[15:0] I/O 16-bit multiplexed, bidirectional address/data bus<br />

NCE[x] O Chip select, x = 2, 3<br />

NOE(= NRE) O Output enable (memory signal name: read enable, NRE)<br />

NWE O Write enable<br />

NWAIT/INT[3:2] I NAND Flash ready/busy input signal to the FSMC<br />

There is no theoretical capacity limitation as the FSMC can manage as many address<br />

cycles as needed.<br />

Table 116.<br />

16-bit PC Card<br />

FSMC signal name I/O Function<br />

A[10:0] O Address bus<br />

NIOS16 I Data transfer width in I/O space (16-bit transfer only)<br />

NIORD O Output enable for I/O space<br />

NIOWR O Write enable for I/O space<br />

NREG O Register signal indicating if access is in Common or Attribute space<br />

D[15:0] I/O Bidirectional databus<br />

NCE4_1 O Chip select 1<br />

NCE4_2 O Chip select 2 (indicates if access is 16-bit or 8-bit)<br />

NOE O Output enable<br />

NWE O Write enable<br />

NWAIT<br />

INTR<br />

I<br />

I<br />

PC Card wait input signal to the FSMC (memory signal name<br />

IORDY)<br />

PC Card interrupt to the FSMC (only for PC Cards that can generate<br />

an interrupt)<br />

CD I PC Card presence detection<br />

Doc ID 13902 Rev 9 443/995

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!