29.01.2015 Views

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Ethernet (ETH): media access control (MAC) with DMA controller<br />

RM0008<br />

Bit 31 MO: Always 1.<br />

Bits 30:16 Reserved<br />

Bits 15:0 MACA0H: MAC address0 high [47:32]<br />

This field contains the upper 16 bits (47:32) of the 6-byte MAC address0. This is used by the<br />

MAC for filtering for received frames <strong>and</strong> for inserting the MAC address in the transmit flow<br />

control (Pause) frames.<br />

Ethernet MAC address 0 low register (ETH_MACA0LR)<br />

Address offset: 0x0044<br />

Reset value: 0xFFFF FFFF<br />

The MAC address 0 low register holds the lower 32 bits of the 6-byte first MAC address of<br />

the station.<br />

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

MACA0L<br />

rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw<br />

Bits 31:0 MACA0L: MAC address0 low [31:0]<br />

This field contains the lower 32 bits of the 6-byte MAC address0. This is used by the MAC for<br />

filtering for received frames <strong>and</strong> for inserting the MAC address in the transmit flow control<br />

(Pause) frames.<br />

Ethernet MAC address 1 high register (ETH_MACA1HR)<br />

Address offset: 0x0048<br />

Reset value: 0x0000 FFFF<br />

The MAC address 1 high register holds the upper 16 bits of the 6-byte second MAC address<br />

of the station.<br />

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br />

AE SA<br />

MBC<br />

MACA1H<br />

Reserved<br />

rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw<br />

Bit 31 AE: Address enable<br />

When this bit is set, the address filters use the MAC address1 for perfect filtering. When this bit<br />

is cleared, the address filters ignore the address for filtering.<br />

Bit 30 SA: Source address<br />

When this bit is set, the MAC address1[47:0] is used for comparison with the SA fields of the<br />

received frame.<br />

When this bit is cleared, the MAC address1[47:0] is used for comparison with the DA fields of<br />

the received frame.<br />

918/995 Doc ID 13902 Rev 9

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!